# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | Coldfire V2                                                           |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 66MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB OTG                            |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                               |
| Number of I/O              | 56                                                                    |
| Program Memory Size        | 256KB (256K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                             |
| Data Converters            | A/D 8x12b                                                             |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 100-LQFP                                                              |
| Supplier Device Package    | 100-LQFP (14x14)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf52223caf66 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Family Configurations

### 1.2 Features

### 1.2.1 Feature Overview

The MCF52223 family includes the following features:

- Version 2 ColdFire variable-length RISC processor core
  - Static operation
  - 32-bit address and data paths on-chip
  - Up to 80 MHz processor core frequency
  - Sixteen general-purpose, 32-bit data and address registers
  - Implements ColdFire ISA\_A with extensions to support the user stack pointer register and four new instructions for improved bit processing (ISA\_A+)
  - Multiply-Accumulate (MAC) unit with 32-bit accumulator to support  $16 \times 16 \rightarrow 32$  or  $32 \times 32 \rightarrow 32$  operations
  - Illegal instruction decode that allows for 68-Kbyte emulation support
- System debug support
  - Real-time trace for determining dynamic execution path
  - Background debug mode (BDM) for in-circuit debugging (DEBUG\_B+)
  - Real-time debug support, with six hardware breakpoints (4 PC, 1 address and 1 data) configurable into a 1- or 2-level trigger
- On-chip memories
  - 32-Kbyte dual-ported SRAM on CPU internal bus, supporting core and DMA access with standby power supply support
  - 256 Kbytes of interleaved flash memory supporting 2-1-1-1 accesses
- Power management
  - Fully static operation with processor sleep and whole chip stop modes
  - Rapid response to interrupts from the low-power sleep mode (wake-up feature)
  - Clock enable/disable for each peripheral when not used
  - Software controlled disable of external clock output for low-power consumption
  - Universal Serial Bus On-The-Go (USB OTG) dual-mode host and device controller
  - Full-speed / low-speed host controller
  - USB 1.1 and 2.0 compliant full-speed / low speed device controller
  - 16 bidirectional end points
  - DMA or FIFO data stream interfaces
  - Low power consumption
  - OTG protocol logic
- Three universal asynchronous/synchronous receiver transmitters (UARTs)
  - 16-bit divider for clock generation
  - Interrupt control logic with maskable interrupts
  - DMA support
  - Data formats can be 5, 6, 7 or 8 bits with even, odd, or no parity
  - Up to two stop bits in 1/16 increments
  - Error-detection capabilities
  - Modem support includes request-to-send (RTS) and clear-to-send (CTS) lines for two UARTs
  - Transmit and receive FIFO buffers
- I<sup>2</sup>C module



#### Family Configurations

- 16-bit counter
- Selectable as free running or count down
- Real-Time Clock (RTC)
  - Maintains system time-of-day clock
  - Provides stopwatch and alarm interrupt functions
- Software watchdog timer
  - 32-bit counter
  - Low-power mode support
- Clock generation features
  - Crystal, on-chip trimmed relaxation oscillator, or external oscillator reference options
  - Trimmed relaxation oscillator
  - Pre-divider capable of dividing the clock source frequency into the PLL reference frequency range
  - System can be clocked from PLL or directly from crystal oscillator or relaxation oscillator
  - Low power modes supported
  - $2^n (0 \le n \le 15)$  low-power divider for extremely low frequency operation
- Interrupt controller
  - Uniquely programmable vectors for all interrupt sources
  - Fully programmable level and priority for all peripheral interrupt sources
  - Seven external interrupt signals with fixed level and priority
  - Unique vector number for each interrupt source
  - Ability to mask any individual interrupt source or all interrupt sources (global mask-all)
  - Support for hardware and software interrupt acknowledge (IACK) cycles
  - Combinatorial path to provide wake-up from low-power modes
- DMA controller
  - Four fully programmable channels
  - Dual-address transfer support with 8-, 16-, and 32-bit data capability, along with support for 16-byte (4×32-bit) burst transfers
  - Source/destination address pointers that can increment or remain constant
  - 24-bit byte transfer counter per channel
  - Auto-alignment transfers supported for efficient block movement
  - Bursting and cycle-steal support
  - Software-programmable DMA requests for the UARTs (3) and 32-bit timers (4)
- Reset
  - Separate reset in and reset out signals
  - Seven sources of reset:
    - Power-on reset (POR)
    - External
    - Software
    - Watchdog
    - Loss of clock
    - Loss of lock
    - Low-voltage detection (LVD)
  - Status flag indication of source of last reset
- Chip configuration module (CCM)
  - System configuration during reset





- Selects one of six clock modes
- Configures output pad drive strength
- Unique part identification number and part revision number
- General purpose I/O interface
  - Up to 56 bits of general purpose I/O
  - Bit manipulation supported via set/clear functions
  - Programmable drive strengths
  - Unused peripheral pins may be used as extra GPIO
- JTAG support for system level board testing

### 1.2.2 V2 Core Overview

The version 2 ColdFire processor core is comprised of two separate pipelines decoupled by an instruction buffer. The two-stage instruction fetch pipeline (IFP) is responsible for instruction-address generation and instruction fetch. The instruction buffer is a first-in-first-out (FIFO) buffer that holds prefetched instructions awaiting execution in the operand execution pipeline (OEP). The OEP includes two pipeline stages. The first stage decodes instructions and selects operands (DSOC); the second stage (AGEX) performs instruction execution and calculates operand effective addresses, if needed.

The V2 core implements the ColdFire instruction set architecture revision A+ with support for a separate user stack pointer register and four new instructions to assist in bit processing. Additionally, the core includes the multiply-accumulate (MAC) unit for improved signal processing capabilities. The MAC implements a three-stage arithmetic pipeline, optimized for 16x16 bit operations, with support for one 32-bit accumulator. Supported operands include 16- and 32-bit signed and unsigned integers, signed fractional operands, and a complete set of instructions to process these data types. The MAC provides support for execution of DSP operations within the context of a single processor at a minimal hardware cost.

### 1.2.3 Integrated Debug Module

The ColdFire processor core debug interface is provided to support system debugging with low-cost debug and emulator development tools. Through a standard debug interface, access to debug information and real-time tracing capability is provided on 100-lead packages. This allows the processor and system to be debugged at full speed without the need for costly in-circuit emulators.

The on-chip breakpoint resources include a total of nine programmable 32-bit registers: an address and an address mask register, a data and a data mask register, four PC registers, and one PC mask register. These registers can be accessed through the dedicated debug serial communication channel or from the processor's supervisor mode programming model. The breakpoint registers can be configured to generate triggers by combining the address, data, and PC conditions in a variety of single- or dual-level definitions. The trigger event can be programmed to generate a processor halt or initiate a debug interrupt exception. This device implements revision B+ of the ColdFire Debug Architecture.

The processor's interrupt servicing options during emulator mode allow real-time critical interrupt service routines to be serviced while processing a debug interrupt event. This ensures the system continues to operate even during debugging.

To support program trace, the V2 debug module provides processor status (PST[3:0]) and debug data (DDATA[3:0]) ports. These buses and the PSTCLK output provide execution status, captured operand data, and branch target addresses defining processor activity at the CPU's clock rate. The device includes a new debug signal, ALLPST. This signal is the logical AND of the processor status (PST[3:0]) signals and is useful for detecting when the processor is in a halted state (PST[3:0] = 1111).

The full debug/trace interface is available only on the 100-pin packages. However, every product features the dedicated debug serial communication channel (DSI, DSO, DSCLK) and the ALLPST signal.



#### **Family Configurations**

### 1.2.4 JTAG

The processor supports circuit board test strategies based on the Test Technology Committee of IEEE and the Joint Test Action Group (JTAG). The test logic includes a test access port (TAP) consisting of a 16-state controller, an instruction register, and three test registers (a 1-bit bypass register, a 112-bit boundary-scan register, and a 32-bit ID register). The boundary scan register links the device's pins into one shift register. Test logic, implemented using static logic design, is independent of the device system logic.

The device implementation can:

- Perform boundary-scan operations to test circuit board electrical continuity
- Sample system pins during operation and transparently shift out the result in the boundary scan register
- Bypass the device for a given circuit board test by effectively reducing the boundary-scan register to a single bit
- Disable the output drive to pins during circuit-board testing
- Drive output pins to stable levels

### 1.2.5 On-Chip Memories

#### 1.2.5.1 SRAM

The dual-ported SRAM module provides a general-purpose 32-Kbyte memory block that the ColdFire core can access in a single cycle. The location of the memory block can be set to any 32-Kbyte boundary within the 4-Gbyte address space. This memory is ideal for storing critical code or data structures and for use as the system stack. Because the SRAM module is physically connected to the processor's high-speed local bus, it can quickly service core-initiated accesses or memory-referencing commands from the debug module.

The SRAM module is also accessible by the DMA. The dual-ported nature of the SRAM makes it ideal for implementing applications with double-buffer schemes, where the processor and a DMA device operate in alternate regions of the SRAM to maximize system performance.

#### 1.2.5.2 Flash Memory

The ColdFire flash module (CFM) is a non-volatile memory (NVM) module that connects to the processor's high-speed local bus. The CFM is constructed with four banks of 32-Kbyte×16-bit flash memory arrays to generate 256 Kbytes of 32-bit flash memory. These electrically erasable and programmable arrays serve as non-volatile program and data memory. The flash memory is ideal for program and data storage for single-chip applications, allowing for field reprogramming without requiring an external high voltage source. The CFM interfaces to the ColdFire core through an optimized read-only memory is used for all program, erase, and verify operations, as well as providing a read datapath for the DMA. Flash memory may also be programmed via the EzPort, which is a serial flash memory programming interface that allows the flash memory to be read, erased and programmed by an external controller in a format compatible with most SPI bus flash memory chips.

### 1.2.6 Power Management

The device incorporates several low-power modes of operation entered under program control and exited by several external trigger events. An integrated power-on reset (POR) circuit monitors the input supply and forces an MCU reset as the supply voltage rises. The low voltage detector (LVD) monitors the supply voltage and is configurable to force a reset or interrupt condition if it falls below the LVD trip point. The RAM standby switch provides power to RAM when the supply voltage to the chip falls below the standby battery voltage.



### 1.2.7 USB On-The-Go Controller

The device includes a Universal Serial Bus On-The-Go (USB OTG) dual-mode controller. USB is a popular standard for connecting peripherals and portable consumer electronic devices such as digital cameras and handheld computers to host PCs. The OTG supplement to the USB specification extends USB to peer-to-peer application, enabling devices to connect directly to each other without the need for a PC. The dual-mode controller on the device can act as a USB OTG host and as a USB device. It also supports full-speed and low-speed modes.

### 1.2.8 UARTs

The device has three full-duplex UARTs that function independently. The three UARTs can be clocked by the system bus clock, eliminating the need for an external clock source. On smaller packages, the third UART is multiplexed with other digital I/O functions.

# 1.2.9 I<sup>2</sup>C Bus

The  $I^2C$  bus is an industry-standard, two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange and minimizes the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices.

### 1.2.10 QSPI

The queued serial peripheral interface (QSPI) provides a synchronous serial peripheral interface with queued transfer capability. It allows up to 16 transfers to be queued at once, minimizing the need for CPU intervention between transfers.

### 1.2.11 Fast ADC

The fast ADC consists of an eight-channel input select multiplexer and two independent sample and hold (S/H) circuits feeding separate 12-bit ADCs. The two separate converters store their results in accessible buffers for further processing.

The ADC can be configured to perform a single scan and halt, a scan when triggered, or a programmed scan sequence repeatedly until manually stopped.

The ADC can be configured for sequential or simultaneous conversion. When configured for sequential conversions, up to eight channels can be sampled and stored in any order specified by the channel list register. Both ADCs may be required during a scan, depending on the inputs to be sampled.

During a simultaneous conversion, both S/H circuits are used to capture two different channels at the same time. This configuration requires that a single channel may not be sampled by both S/H circuits simultaneously.

Optional interrupts can be generated at the end of the scan sequence if a channel is out of range (measures below the low threshold limit or above the high threshold limit set in the limit registers) or at several different zero crossing conditions.

### 1.2.12 DMA Timers (DTIM0–DTIM3)

There are four independent, DMA transfer capable 32-bit timers (DTIM0, DTIM1, DTIM2, and DTIM3) on the device. Each module incorporates a 32-bit timer with a separate register set for configuration and control. The timers can be configured to operate from the system clock or from an external clock source using one of the DTIN*n* signals. If the system clock is selected, it can be divided by 16 or 1. The input clock is further divided by a user-programmable 8-bit prescaler that clocks the actual timer counter register (TCR*n*). Each of these timers can be configured for input capture or reference (output) compare mode. Timer events may optionally cause interrupt requests or DMA transfers.



Figure 5 shows the pinout configuration for the 100 LQFP.



Figure 2. 100 LQFP Pin Assignments



#### **Family Configurations**

|   | 1               | 2        | 3               | 4               | 5               | 6               | 7                | 8                   | 9                |
|---|-----------------|----------|-----------------|-----------------|-----------------|-----------------|------------------|---------------------|------------------|
| A | V <sub>SS</sub> | UTXD1    | RSTI            | IRQ5            | IRQ3            | ALLPST          | TDO              | TMS                 | V <sub>SS</sub>  |
| В | URTS1           | URXD1    | RSTO            | IRQ6            | IRQ2            | TRST            | TDI              | V <sub>DD</sub> PLL | EXTAL            |
| С | UCTS0           | TEST     | UCTS1           | IRQ7            | IRQ4            | IRQ1            | TCLK             | V <sub>SS</sub> PLL | XTAL             |
| D | URXD0           | UTXD0    | URTS0           | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | PWM7             | GPT3                | GPT2             |
| E | SCL             | SDA      | V <sub>DD</sub>  | PWM5                | GPT1             |
| F | QSPI_CS3        | QSPI_CS2 | QSPI_DIN        | V <sub>SS</sub> | V <sub>DD</sub> | V <sub>SS</sub> | GPT0             | V <sub>STBY</sub>   | AN4              |
| G | QSPI_DOUT       | QSPI_CLK | RCON            | DTIN1           | CLKMOD0         | AN2             | AN3              | AN5                 | AN6              |
| н | QSPI_CS0        | QSPI_CS1 | DTIN3           | DTIN0           | CLKMOD1         | AN1             | V <sub>SSA</sub> | V <sub>DDA</sub>    | AN7              |
| J | V <sub>SS</sub> | JTAG_EN  | DTIN2           | PWM3            | PWM1            | AN0             | V <sub>RL</sub>  | V <sub>RH</sub>     | V <sub>SSA</sub> |

Figure 4 shows the pinout configuration for the 81 MAPBGA.

Figure 3. 81 MAPBGA Pin Assignments



### 1.10 UART Module Signals

Table 12 describes the UART module signals.

| Table | 12. | UART | Module | Signals |
|-------|-----|------|--------|---------|
|-------|-----|------|--------|---------|

| Signal Name                    | Abbreviation | Function                                                                                                                                                                                                                                                                   | I/O |
|--------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Transmit Serial Data<br>Output | UTXDn        | Transmitter serial data outputs for the UART modules. The output is<br>held high (mark condition) when the transmitter is disabled, idle, or in<br>the local loopback mode. Data is shifted out, LSB first, on this pin at<br>the falling edge of the serial clock source. | 0   |
| Receive Serial Data<br>Input   | URXDn        | Receiver serial data inputs for the UART modules. Data is received on<br>this pin LSB first. When the UART clock is stopped for power-down<br>mode, any transition on this pin restarts the clock.                                                                         | I   |
| Clear-to-Send                  | UCTSn        | Indication to the UART modules that they can begin data transmission.                                                                                                                                                                                                      | I   |
| Request-to-Send                | URTSn        | Automatic request-to-send outputs from the UART modules. This signal can also be configured to be asserted and negated as a function of the RxFIFO level.                                                                                                                  | 0   |

### 1.11 DMA Timer Signals

Table 13 describes the signals of the four DMA timer modules.

#### Table 13. DMA Timer Signals

| Signal Name      | Abbreviation | Function                                        | I/O |
|------------------|--------------|-------------------------------------------------|-----|
| DMA Timer Input  | DTIN         | Event input to the DMA timer modules.           | Ι   |
| DMA Timer Output | DTOUT        | Programmable output from the DMA timer modules. | 0   |

### 1.12 ADC Signals

Table 14 describes the signals of the Analog-to-Digital Converter.

#### Table 14. ADC Signals

| Signal Name      | Abbreviation     | Function                                                            | I/O |
|------------------|------------------|---------------------------------------------------------------------|-----|
| Analog Inputs    | AN[7:0]          | Inputs to the analog-to-digital converter.                          | I   |
| Analog Reference | V <sub>RH</sub>  | Reference voltage high and low inputs.                              | I   |
|                  | V <sub>RL</sub>  |                                                                     | I   |
| Analog Supply    | V <sub>DDA</sub> | Isolate the ADC circuitry from power supply noise.                  | _   |
|                  | V <sub>SSA</sub> |                                                                     | —   |
| ADC Sync Inputs  | SYNCA /<br>SYNCB | These signals can initiate an analog-to-digital conversion process. | I   |



### 1.17 Power and Ground Pins

The pins described in Table 19 provide system power and ground to the chip. Multiple pins are provided for adequate current capability. All power supply pins must have adequate bypass capacitance for high-frequency noise suppression.

| Signal Name       | Abbreviation        | Function                                                                                                                                          |
|-------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| PLL Analog Supply | VDDPLL,<br>VSSPLL   | Dedicated power supply signals to isolate the sensitive PLL analog circuitry from the normal levels of noise present on the digital power supply. |
| USB Power Supply  | V <sub>DD</sub> USB | This pin supplies power to the USB Module.                                                                                                        |
| USB Ground Supply | V <sub>SS</sub> USB | This pin is the negative (ground) supply pin for the USB Module.                                                                                  |
| Positive Supply   | VDD                 | These pins supply positive power to the core logic.                                                                                               |
| Ground            | VSS                 | This pin is the negative supply (ground) to the chip.                                                                                             |

#### Table 19. Power and Ground Pins





Figure 5. Plot of Current Consumption in Low-Power Modes

| Characteristic                                                                                                                                                                                                                                                                                                                                                                      | Symbol             | Typical <sup>1</sup><br>Active<br>(SRAM) | Typical <sup>1</sup><br>Active<br>(Flash) | Peak <sup>2</sup><br>Active<br>(Flash) | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------------------------------|-------------------------------------------|----------------------------------------|------|
| 8 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                    | I <sub>DD</sub>    | 8                                        | 11                                        | 18                                     | mA   |
| 16 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 11                                       | 19                                        | 33                                     |      |
| 64 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 35                                       | 44                                        | 82                                     |      |
| 80 MHz core & I/O                                                                                                                                                                                                                                                                                                                                                                   |                    | 43                                       | 52                                        | 98                                     |      |
| $\label{eq:RAM} \begin{array}{l} \text{RAM standby supply current} \\ \bullet  \text{Normal operation: } V_{\text{DD}} > V_{\text{STBY}} - 0.3 \text{ V} \\ \bullet  \text{Transient condition: } V_{\text{STBY}} - 0.3 \text{ V} > V_{\text{DD}} > V_{\text{SS}} + 0.5 \text{ V} \\ \bullet  \text{Standby operation: } V_{\text{DD}} < V_{\text{SS}} + 0.5 \text{ V} \end{array}$ | I <sub>STBY</sub>  |                                          |                                           | 0.4<br>TBD<br>16                       | μΑ   |
| Analog supply current<br>• Normal operation<br>• Standby mode<br>• Powered down                                                                                                                                                                                                                                                                                                     | I <sub>DDA</sub>   | 2 <sup>(see note 3)</sup>                |                                           | 13<br>TBD<br>0                         | mA   |
| USB supply current                                                                                                                                                                                                                                                                                                                                                                  | I <sub>DDUSB</sub> | —                                        |                                           | 2                                      | mA   |
| PLL supply current                                                                                                                                                                                                                                                                                                                                                                  | I <sub>DDPLL</sub> | _                                        | _                                         | 6 <sup>(see note 4)</sup>              | mA   |

| Tabla 22 ' | Typiaal | A otivo | Curront | Concum | ntian ( | Spacification  | ~ |
|------------|---------|---------|---------|--------|---------|----------------|---|
| Iable 23.  | IVPICAL | ACLIVE  | Current | CONSUM | ριισπ ς | specifications | 3 |
|            |         |         |         |        |         |                |   |

<sup>1</sup> Tested at room temperature with CPU polling a status register. All clocks were off except the UART and CFM (when running from flash memory).

<sup>2</sup> Peak current measured with all modules active, CPU polling a status register, and default drive strength with matching load.

<sup>3</sup> Tested using Auto Power Down (APD), which powers down the ADC between conversions; ADC running at 4 MHz in Once Parallel mode with a sample rate of 3 kHz.

<sup>4</sup> Tested with the PLL MFD set to 7 (max value). Setting the MFD to a lower value results in lower current consumption.



## 2.3 Thermal Characteristics

Table 24 lists thermal resistance values.

#### **Table 24. Thermal Characteristics**

|           | Characteristic                          | :                       | Symbol          | Value             | Unit |
|-----------|-----------------------------------------|-------------------------|-----------------|-------------------|------|
| 100 LQFP  | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$   | 53 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$   | 39 <sup>1,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Single layer board (1s) | $\theta_{JMA}$  | 42 <sup>1,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Four layer board (2s2p) | $\theta_{JMA}$  | 33 <sup>1,3</sup> | °C/W |
|           | Junction to board                       | —                       | $\theta_{JB}$   | 25 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | $\theta^{JC}$   | 9 <sup>5</sup>    | °C/W |
|           | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub> | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | —                       | Тj              | 105               | °C   |
| 81 MAPBGA | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$   | 61 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$   | 35 <sup>2,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Single layer board (1s) | $\theta_{JMA}$  | 50 <sup>2,3</sup> | °C/W |
|           | Junction to ambient, (@200 ft/min)      | Four layer board (2s2p) | $\theta_{JMA}$  | 31 <sup>2,3</sup> | °C/W |
|           | Junction to board                       | —                       | $\theta_{JB}$   | 20 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | $\theta^{JC}$   | 12 <sup>5</sup>   | °C/W |
|           | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub> | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | —                       | Тj              | 105               | °C   |
| 64 LQFP   | Junction to ambient, natural convection | Single layer board (1s) | $\theta_{JA}$   | 62 <sup>1,2</sup> | °C/W |
|           | Junction to ambient, natural convection | Four layer board (2s2p) | $\theta_{JA}$   | 43 <sup>1,3</sup> | °C/W |
|           | Junction to ambient (@200 ft/min)       | Single layer board (1s) | $\theta_{JMA}$  | 50 <sup>1,3</sup> | °C/W |
|           | Junction to ambient (@200 ft/min)       | Four layer board (2s2p) | $\theta_{JMA}$  | 36 <sup>1,3</sup> | °C/W |
|           | Junction to board                       | —                       | $\theta_{JB}$   | 26 <sup>4</sup>   | °C/W |
|           | Junction to case                        | —                       | $\theta_{JC}$   | 9 <sup>5</sup>    | °C/W |
|           | Junction to top of package              | Natural convection      | Ψ <sub>jt</sub> | 2 <sup>6</sup>    | °C/W |
|           | Maximum operating junction temperature  | —                       | Тj              | 105               | °C   |

<sup>1</sup>  $\theta_{JA}$  and  $\Psi_{jt}$  parameters are simulated in conformance with EIA/JESD Standard 51-2 for natural convection. Freescale recommends the use of  $\theta_{JA}$  and power dissipation specifications in the system design to prevent device junction temperatures from exceeding the rated specification. System designers should be aware that device junction temperatures can be significantly influenced by board layout and surrounding devices. Conformance to the device junction temperature specification can be verified by physical measurement in the customer's system using the  $\Psi_{jt}$  parameter, the device power dissipation, and the method described in EIA/JESD Standard 51-2.

- <sup>2</sup> Per JEDEC JESD51-2 with the single-layer board (JESD51-3) horizontal.
- <sup>3</sup> Per JEDEC JESD51-6 with the board JESD51-7) horizontal.
- <sup>4</sup> Thermal resistance between the die and the printed circuit board in conformance with JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- <sup>5</sup> Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).

MCF52223 ColdFire Microcontroller, Rev. 3



### 2.5 **EzPort Electrical Specifications**

#### Table 27. EzPort Electrical Specifications

| Name | Characteristic                                         | Min                | Max                  | Unit |
|------|--------------------------------------------------------|--------------------|----------------------|------|
| EP1  | EPCK frequency of operation (all commands except READ) | _                  | f <sub>sys</sub> / 2 | MHz  |
| EP1a | EPCK frequency of operation (READ command)             | _                  | f <sub>sys</sub> / 8 | MHz  |
| EP2  | EPCS_b negation to next EPCS_b assertion               | $2 \times T_{cyc}$ | _                    | ns   |
| EP3  | EPCS_B input valid to EPCK high (setup)                | 5                  | _                    | ns   |
| EP4  | EPCK high to EPCS_B input invalid (hold)               | 5                  | _                    | ns   |
| EP5  | EPD input valid to EPCK high (setup)                   | 2                  | _                    | ns   |
| EP6  | EPCK high to EPD input invalid (hold)                  | 5                  | _                    | ns   |
| EP7  | EPCK low to EPQ output valid (out setup)               | _                  | 12                   | ns   |
| EP8  | EPCK low to EPQ output invalid (out hold)              | 0                  | _                    | ns   |
| EP9  | EPCS_B negation to EPQ tri-state                       | _                  | 12                   | ns   |

### 2.6 ESD Protection

#### Table 28. ESD Protection Characteristics<sup>1, 2</sup>

| Characteristics                                                                             | Symbol              | Value  | Units |
|---------------------------------------------------------------------------------------------|---------------------|--------|-------|
| ESD target for Human Body Model                                                             | HBM                 | 2000   | V     |
| ESD target for Machine Model                                                                | MM                  | 200    | V     |
| HBM circuit description                                                                     | R <sub>series</sub> | 1500   | Ω     |
|                                                                                             | С                   | 100    | pF    |
| MM circuit description                                                                      | R <sub>series</sub> | 0      | Ω     |
|                                                                                             | С                   | 200    | pF    |
| Number of pulses per pin (HBM) <ul> <li>Positive pulses</li> <li>Negative pulses</li> </ul> |                     | 1<br>1 | _     |
| Number of pulses per pin (MM) <ul> <li>Positive pulses</li> <li>Negative pulses</li> </ul>  |                     | 3<br>3 | _     |
| Interval of pulses                                                                          | _                   | 1      | sec   |

<sup>1</sup> All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

<sup>2</sup> A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing is performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.



# 2.7 DC Electrical Specifications

Table 29. DC Electrical Specifications <sup>1</sup>

| Characteristic                                                                                                      | Symbol              | Min                   | Мах                  | Unit |
|---------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------|----------------------|------|
| Supply voltage                                                                                                      | V <sub>DD</sub>     | 3.0                   | 3.6                  | V    |
| Standby voltage                                                                                                     | V <sub>STBY</sub>   | 1.8                   | 3.6                  | V    |
| Input high voltage                                                                                                  | V <sub>IH</sub>     | $0.7 \times V_{DD}$   | 4.0                  | V    |
| Input low voltage                                                                                                   | V <sub>IL</sub>     | $V_{\rm SS} - 0.3$    | $0.35 \times V_{DD}$ | V    |
| Input hysteresis <sup>2</sup>                                                                                       | V <sub>HYS</sub>    | $0.06 \times V_{DD}$  | —                    | mV   |
| Low-voltage detect trip voltage (V <sub>DD</sub> falling)                                                           | V <sub>LVD</sub>    | 2.15                  | 2.3                  | V    |
| Low-voltage detect hysteresis (V <sub>DD</sub> rising)                                                              | V <sub>LVDHYS</sub> | 60                    | 120                  | mV   |
| Input leakage current $V_{in} = V_{DD}$ or $V_{SS}$ , digital pins                                                  | l <sub>in</sub>     | -1.0                  | 1.0                  | μA   |
| Output high voltage (all input/output and all output pins) $I_{OH} = -2.0 \text{ mA}$                               | V <sub>OH</sub>     | V <sub>DD</sub> – 0.5 | _                    | V    |
| Output low voltage (all input/output and all output pins)<br>I <sub>OL</sub> = 2.0mA                                | V <sub>OL</sub>     | —                     | 0.5                  | V    |
| Output high voltage (high drive)<br>I <sub>OH</sub> = -5 mA                                                         | V <sub>OH</sub>     | V <sub>DD</sub> – 0.5 | _                    | V    |
| Output low voltage (high drive)<br>I <sub>OL</sub> = 5 mA                                                           | V <sub>OL</sub>     | —                     | 0.5                  | V    |
| Output high voltage (low drive)<br>I <sub>OH</sub> = -2 mA                                                          | V <sub>OH</sub>     | V <sub>DD</sub> - 0.5 | _                    | V    |
| Output low voltage (low drive)<br>I <sub>OL</sub> = 2 mA                                                            | V <sub>OL</sub>     | —                     | 0.5                  | V    |
| Weak internal pull Up device current, tested at $V_{IL}$ Max. <sup>3</sup>                                          | I <sub>APU</sub>    | -10                   | -130                 | μA   |
| Input Capacitance <sup>4</sup> <ul> <li>All input-only pins</li> <li>All input/output (three-state) pins</li> </ul> | C <sub>in</sub>     |                       | 7<br>7               | pF   |

<sup>1</sup> Refer to Table 30 for additional PLL specifications.

<sup>2</sup> Only for pins: IRQ1, IRQ2. IRQ3, IRQ4, IRQ5, IRQ6. IRQ7, RSTIN\_B, RCON\_B, PCS0, SCK, I2C\_SDA, I2C\_SCL, TCLK, TRST\_B

<sup>3</sup> Refer to Table 13 for pins having internal pull-up devices.

<sup>4</sup> This parameter is characterized before qualification rather than 100% tested.



### 2.8 Clock Source Electrical Specifications

#### Table 30. Oscillator and PLL Electrical Specifications

| (V <sub>DD</sub> and V <sub>DDPLL</sub> | = 2.7 to 3.6 V, $V_{SS}$ = | $V_{SSPLL} = 0 V$ |
|-----------------------------------------|----------------------------|-------------------|
|-----------------------------------------|----------------------------|-------------------|

| Characteristic                                                                                                                                                           | Symbol                                   | Min                        | Мах                                                  | Unit               |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|----------------------------|------------------------------------------------------|--------------------|
| Clock Source Frequency Range of EXTAL Frequency Range<br>• Crystal<br>• External <sup>1</sup>                                                                            | f <sub>crystal</sub><br>f <sub>ext</sub> | 1<br>0                     | 25.0 <sup>2</sup><br>66.67 or 80                     | MHz                |
| PLL reference frequency range                                                                                                                                            | f <sub>ref_pll</sub>                     | 2                          | 10.0                                                 | MHz                |
| System frequency <sup>3</sup> <ul> <li>External clock mode</li> <li>On-chip PLL frequency</li> </ul>                                                                     | f <sub>sys</sub>                         | 0<br>f <sub>ref</sub> / 32 | 66.67 or 80 <sup>4</sup><br>66.67 or 80 <sup>4</sup> | MHz                |
| Loss of reference frequency <sup>5, 7</sup>                                                                                                                              | f <sub>LOR</sub>                         | 100                        | 1000                                                 | kHz                |
| Self clocked mode frequency <sup>6</sup>                                                                                                                                 | f <sub>SCM</sub>                         | 1                          | 5                                                    | MHz                |
| Crystal start-up time <sup>7, 8</sup>                                                                                                                                    | t <sub>cst</sub>                         | _                          | 10                                                   | ms                 |
| EXTAL input high voltage <ul> <li>External reference</li> </ul>                                                                                                          | V <sub>IHEXT</sub>                       | 2.0                        | 3.0 <sup>2</sup>                                     | V                  |
| EXTAL input low voltage <ul> <li>External reference</li> </ul>                                                                                                           | V <sub>ILEXT</sub>                       | V <sub>SS</sub>            | 0.8                                                  | V                  |
| PLL lock time <sup>4,9</sup>                                                                                                                                             | t <sub>ipii</sub>                        | —                          | 500                                                  | μs                 |
| Duty cycle of reference <sup>4</sup>                                                                                                                                     | t <sub>dc</sub>                          | 40                         | 60                                                   | % f <sub>ref</sub> |
| Frequency un-LOCK range                                                                                                                                                  | f <sub>UL</sub>                          | -1.5                       | 1.5                                                  | % f <sub>ref</sub> |
| Frequency LOCK range                                                                                                                                                     | f <sub>LCK</sub>                         | -0.75                      | 0.75                                                 | % f <sub>ref</sub> |
| CLKOUT period jitter <sup>4, 5, 10,11</sup> , measured at f <sub>SYS</sub> Max<br>• Peak-to-peak (clock edge to clock edge)<br>• Long term (averaged over 2 ms interval) | C <sub>jitter</sub>                      |                            | 10<br>.01                                            | % f <sub>sys</sub> |
| On-chip oscillator frequency                                                                                                                                             | f <sub>oco</sub>                         | 7.84                       | 8.16                                                 | MHz                |

<sup>1</sup> In external clock mode, it is possible to run the chip directly from an external clock source without enabling the PLL.

<sup>2</sup> This value has been updated.

<sup>3</sup> All internal registers retain data at 0 Hz.

<sup>4</sup> Depending on packaging; see the orderable part number summary.

<sup>5</sup> Loss of Reference Frequency is the reference frequency detected internally, which transitions the PLL into self clocked mode.

- <sup>6</sup> Self clocked mode frequency is the frequency at which the PLL operates when the reference frequency falls below f<sub>LOR</sub> with default MFD/RFD settings.
- <sup>7</sup> This parameter is characterized before qualification rather than 100% tested.
- <sup>8</sup> Proper PC board layout procedures must be followed to achieve specifications.
- <sup>9</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR).
- <sup>10</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDPLL</sub> and V<sub>SSPLL</sub> and variation in crystal oscillator frequency increase the C<sub>jitter</sub> percentage for a given interval.

 $^{11}$  Based on slow system clock of 40 MHz measured at  $\rm f_{sys}$  max.

MCF52223 ColdFire Microcontroller, Rev. 3





Figure 7. RSTI and Configuration Override Timing

# 2.11 I<sup>2</sup>C Input/Output Timing Specifications

Table 33 lists specifications for the  $I^2C$  input timing parameters shown in Figure 8.

#### Table 33. I<sup>2</sup>C Input Timing Specifications between I2C\_SCL and I2C\_SDA

| Num | Characteristic                                                             | Min                | Max | Units |
|-----|----------------------------------------------------------------------------|--------------------|-----|-------|
| 11  | Start condition hold time                                                  | $2 \times t_{CYC}$ | _   | ns    |
| 12  | Clock low period                                                           | $8 \times t_{CYC}$ | —   | ns    |
| 13  | SCL/SDA rise time ( $V_{IL} = 0.5 \text{ V}$ to $V_{IH} = 2.4 \text{ V}$ ) | —                  | 1   | ms    |
| 14  | Data hold time                                                             | 0                  | —   | ns    |
| 15  | SCL/SDA fall time ( $V_{IH} = 2.4 \text{ V}$ to $V_{IL} = 0.5 \text{ V}$ ) | —                  | 1   | ms    |
| 16  | Clock high time                                                            | $4 \times t_{CYC}$ | —   | ns    |
| 17  | Data setup time                                                            | 0                  | —   | ns    |
| 18  | Start condition setup time (for repeated start condition only)             | $2 \times t_{CYC}$ | —   | ns    |
| 19  | Stop condition setup time                                                  | $2 \times t_{CYC}$ | —   | ns    |

Table 34 lists specifications for the  $I^2C$  output timing parameters shown in Figure 8.

#### Table 34. I<sup>2</sup>C Output Timing Specifications between I2C\_SCL and I2C\_SDA

| Num             | Characteristic                                                                  | Min                 | Мах | Units |
|-----------------|---------------------------------------------------------------------------------|---------------------|-----|-------|
| 11 <sup>1</sup> | Start condition hold time                                                       | $6 	imes t_{CYC}$   | _   | ns    |
| 12 <sup>1</sup> | Clock low period                                                                | $10 \times t_{CYC}$ |     | ns    |
| 13 <sup>2</sup> | I2C_SCL/I2C_SDA rise time $(V_{IL} = 0.5 \text{ V to } V_{IH} = 2.4 \text{ V})$ | _                   | —   | μs    |
| 14 <sup>1</sup> | Data hold time                                                                  | $7 	imes t_{CYC}$   |     | ns    |
| 15 <sup>3</sup> | I2C_SCL/I2C_SDA fall time $(V_{IH} = 2.4 \text{ V to } V_{IL} = 0.5 \text{ V})$ | _                   | 3   | ns    |
| 16 <sup>1</sup> | Clock high time                                                                 | $10 	imes t_{CYC}$  | _   | ns    |
| 17 <sup>1</sup> | Data setup time                                                                 | $2 \times t_{CYC}$  | _   | ns    |
| 18 <sup>1</sup> | Start condition setup time (for repeated start condition only)                  | $20 \times t_{CYC}$ |     | ns    |
| 19 <sup>1</sup> | Stop condition setup time                                                       | $10 \times t_{CYC}$ | _   | ns    |



- <sup>1</sup> Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 34. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 34 are minimum values.
- <sup>2</sup> Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.
- <sup>3</sup> Specified at a nominal 50-pF load.

Figure 8 shows timing for the values in Table 33 and Table 34.



Figure 8. I<sup>2</sup>C Input/Output Timings

# 2.12 Analog-to-Digital Converter (ADC) Parameters

Table 35 lists specifications for the analog-to-digital converter.

| Name              | Characteristic                                                      | Min               | Typical       | Max               | Unit                                 |
|-------------------|---------------------------------------------------------------------|-------------------|---------------|-------------------|--------------------------------------|
| V <sub>REFL</sub> | Low reference voltage                                               | V <sub>SS</sub>   | —             | V <sub>REFH</sub> | V                                    |
| V <sub>REFH</sub> | High reference voltage                                              | V <sub>REFL</sub> | _             | V <sub>DDA</sub>  | V                                    |
| V <sub>DDA</sub>  | ADC analog supply voltage                                           | 3.0               | 3.3           | 3.6               | V                                    |
| V <sub>ADIN</sub> | Input voltages                                                      | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| RES               | Resolution                                                          | 12                | —             | 12                | Bits                                 |
| INL               | Integral non-linearity (full input signal range) <sup>2</sup>       | _                 | ±2.5          | ±3                | LSB <sup>3</sup>                     |
| INL               | Integral non-linearity (10% to 90% input signal range) <sup>4</sup> | _                 | ±2.5          | ±3                | LSB                                  |
| DNL               | Differential non-linearity                                          | _                 | -1 < DNL < +1 | <+1               | LSB                                  |
| Monotonicity      |                                                                     | GUARANTEED        |               |                   |                                      |
| f <sub>ADIC</sub> | ADC internal clock                                                  | 0.1               | —             | 5.0               | MHz                                  |
| R <sub>AD</sub>   | Conversion range                                                    | V <sub>REFL</sub> | —             | V <sub>REFH</sub> | V                                    |
| t <sub>ADPU</sub> | ADC power-up time <sup>5</sup>                                      | _                 | 6             | 13                | t <sub>AIC</sub> cycles <sup>6</sup> |
| t <sub>REC</sub>  | Recovery from auto standby                                          | _                 | 0             | 1                 | t <sub>AIC</sub> cycles              |
| t <sub>ADC</sub>  | Conversion time                                                     | _                 | 6             | _                 | t <sub>AIC</sub> cycles              |
| t <sub>ADS</sub>  | Sample time                                                         | _                 | 1             | —                 | t <sub>AIC</sub> cycles              |
| C <sub>ADI</sub>  | Input capacitance                                                   | —                 | See Figure 9  | —                 | pF                                   |



#### **Mechanical Outline Drawings**

Figure 16 shows BDM serial port AC timing for the values in Table 39.



Figure 16. BDM Serial Port AC Timing

# 3 Mechanical Outline Drawings

This section describes the physical properties of the device and its derivatives.



# 3.1 64-pin LQFP Package



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE PRINT VERSION N |              | DT TO SCALE    |             |
|---------------------------------------------------------|------------------------------------|--------------|----------------|-------------|
| TITLE: 64LD LQFP,                                       |                                    | DOCUMENT NO  | :98ASS23234₩   | REV: D      |
| 10 X 10 X 1.4 P                                         | KG,                                | CASE NUMBER  | 2:840F-02      | 06 APR 2005 |
| 0.5 PITCH, CASE OU                                      | ITLINE                             | STANDARD: JE | DEC MS-026 BCD |             |



NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 4. DIMENSIONS TO BE DETERMINED AT SEATING PLANE C.
- 5. THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08 mm AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07 mm.
- A. THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 mm PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- / EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- AND 0.25 mm FROM THE LEAD TIP.

| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE PRINT VERSION NO |              | DT TO SCALE    |             |
|---------------------------------------------------------|-------------------------------------|--------------|----------------|-------------|
| TITLE: 64LD LQFP,                                       |                                     | DOCUMENT NO  | ): 98ASS23234₩ | REV: D      |
| 10 X 10 X 1.4 P                                         | KG,                                 | CASE NUMBER  | 2:840F-02      | 06 APR 2005 |
| O.5 PITCH, CASE OU                                      | TLINE                               | STANDARD: JE | DEC MS-026 BCD |             |





# 4 Revision History

#### Table 40. Revision History

| Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | <ul> <li>Formatting, layout, spelling, and grammar corrections.</li> <li>Removed the "Preliminary" label.</li> <li>Added missing current consumption data (Section 2.2).</li> <li>Added revision history.</li> <li>Corrected signal names in block diagram to match those in the signal description table.</li> <li>Added an entry for standby voltage (V<sub>STBY</sub>) to the "DC electrical specifications" table.</li> <li>Deleted the PSTCLK cycle time row in the "Debug AC timing specifications" table.</li> <li>Changed the frequency above the "Min" and "Max" column headings in the "Debug AC timing specifications" table (was 166 MHz, is 66/80 MHz).</li> <li>Added the following signals to the "Pin functions by primary and alternate purpose" table (alternates to IRQ1-6, respectively): USB_ALT_CLK, USB_SESSVLD, USB_SESSEND, USB_PULLUP, USB_VBUSVLD, and USB_ID.</li> <li>Changed the minimum value for SNR, THD, SFDR, and SINAD in the "ADC parameters" table (was TBD, is "").</li> <li>Added values for I<sub>OH</sub> and I<sub>OL</sub> to the "DC electrical specifications" table.</li> <li>Added load test condition information to the "General Purpose" table in this document and the reference manual.</li> <li>Added a specification for V<sub>DDUSB</sub> to the "Absolute maximum ratings" table.</li> <li>Added specifications for V<sub>LVD</sub> and V<sub>LVDHYS</sub> to the "DC electrical specifications" table.</li> </ul> |
| 3        | Updated Table 7 to reflect orderable part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4        | <ul> <li>Updated Clock generation features</li> <li>Updated Table: Clocking Modes and added appropriate footnote</li> <li>In Table: CLock Source Electrical Specifications, updated the following values:</li> <li>fcrystal, fext, fref_pll, EXTAL input high voltage (External reference)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |