



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 25                                                                         |
| Program Memory Size        | 14KB (8K x 14)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 512 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 17x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                             |
| Supplier Device Package    | 28-SSOP                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1516t-i-ss |

### 2.0 DEVICE PINOUTS

The pin diagrams for the PIC16(L)F151X/152X family are shown in Figure 2-1 through Figure 2-7. The pins that are required for programming are listed in Table 1-1 and shown in bold lettering in the pin diagrams.

FIGURE 2-1: 28-PIN SPDIP, SOIC, SSOP DIAGRAM FOR PIC16(L)F1512, PIC16(L)F1513, PIC16(L)F1516 AND PIC16(L)F1518



FIGURE 2-3: 40-PIN PDIP DIAGRAM FOR PIC16(L)F1517 AND PIC16(L)F1519 **PDIP** 











#### 3.0 MEMORY MAP

The memory for the PIC16(L)F151X/152X devices is broken into two sections: program memory and configuration memory. Only the size of the program memory changes between devices, the configuration memory remains the same.

FIGURE 3-1: PIC16(L)F1512 PROGRAM MEMORY MAPPING







#### **REGISTER 3-2: CONFIGURATION WORD 1**

| R/P-1  | R/P-1 | R/P-1    | R/P-1      | R/P-1 | U-1 |   |
|--------|-------|----------|------------|-------|-----|---|
| FCMEN  | IESO  | CLKOUTEN | BOREN<1:0> |       | _   |   |
| bit 13 |       |          |            |       | bit | 8 |

| R/P-1 | R/P-1 | R/P-1 | R/P-1     | R/P-1 | R/P-1     | R/P-1 | R/P-1 |
|-------|-------|-------|-----------|-------|-----------|-------|-------|
| CP    | MCLRE | PWRTE | WDTE<1:0> |       | FOSC<2:0> |       |       |
| bit 7 |       |       |           |       |           |       | bit 0 |

Legend:

R = Readable bit P = Programmable bit U = Unimplemented bit, read as '1

'0' = Bit is cleared '1' = Bit is set -n = Value when blank or after Bulk Erase

bit 13 FCMEN: Fail-Safe Clock Monitor Enable bit

1 = Fail-Safe Clock Monitor is enabled

0 = Fail-Safe Clock Monitor is disabled

bit 12 IESO: Internal External Switchover bit

1 = Internal/External Switchover mode is enabled 0 = Internal/External Switchover mode is disabled

bit 11 CLKOUTEN: Clock Out Enable bit

1 = CLKOUT function is disabled. I/O or oscillator function on CLKOUT pin.

0 = CLKOUT function is enabled on CLKOUT pin

bit 10-9 **BOREN<1:0>:** Brown-out Reset Enable bits<sup>(1)</sup>

11 = BOR enabled

10 = BOR enabled during operation and disabled in Sleep

01 = BOR controlled by SBOREN bit of the PCON register

00 = BOR disabled

bit 8 **Unimplemented:** Read as '1'

bit 7 **CP**: Code Protection bit<sup>(2)</sup>

1 = Program memory code protection is disabled

0 = Program memory code protection is enabled

bit 6 MCLRE: MCLR/VPP Pin Function Select bit

If LVP bit = 1:

This bit is ignored.

If LVP bit = 0:

1 =  $\overline{MCLR}/VPP$  pin function is  $\overline{MCLR}$ ; Weak pull-up enabled.

0 = MCLR/VPP pin function is digital input; MCLR internally disabled; Weak pull-up under control of WPUA register.

bit 5 **PWRTE**: Power-up Timer Enable bit<sup>(1)</sup>

1 = PWRT disabled

0 = PWRT enabled

bit 4-3 WDTE<1:0>: Watchdog Timer Enable bit

11 = WDT enabled

10 = WDT enabled while running and disabled in Sleep

01 = WDT controlled by the SWDTEN bit in the WDTCON register

00 = WDT disabled

bit 2-0 FOSC<2:0>: Oscillator Selection bits

111 = ECH: External Clock, High-Power mode: on CLKIN pin

110 = ECM: External Clock, Medium-Power mode: on CLKIN pin

101 = ECL: External Clock, Low-Power mode: on CLKIN pin

100 = INTOSC oscillator: I/O function on OSC1 pin

011 = EXTRC oscillator: RC function on OSC1 pin

010 = HS oscillator: High-speed crystal/resonator on OSC2 pin and OSC1 pin

001 = XT oscillator: Crystal/resonator on OSC2 pin and OSC1 pin

000 = LP oscillator: Low-power crystal on OSC2 pin and OSC1 pin

Note 1: Enabling Brown-out Reset does not automatically enable Power-up Timer.

2: The entire program memory will be erased when the code protection is turned off.

#### **REGISTER 3-3: CONFIGURATION WORD 2**

| R/P-1  | R/P-1 | R/P-1 | R/P-1 | R/P-1  | U-1   |
|--------|-------|-------|-------|--------|-------|
| LVP    | DEBUG | LPBOR | BORV  | STVREN | _     |
| bit 13 |       |       |       |        | bit 8 |

| U-1   | U-1 | U-1 | R/P-1                 | U-1 | U-1 | R/P-1 | R/P-1 |
|-------|-----|-----|-----------------------|-----|-----|-------|-------|
| _     | _   | _   | VCAPEN <sup>(2)</sup> | _   | _   | WRT<  | :1:0> |
| bit 7 |     |     |                       |     |     |       | bit 0 |

| Legend:              |                      |                                           |
|----------------------|----------------------|-------------------------------------------|
| R = Readable bit     | P = Programmable bit | U = Unimplemented bit, read as '1         |
| '0' = Bit is cleared | '1' = Bit is set     | -n = Value when blank or after Bulk Erase |

bit 13 LVP: Low-Voltage Programming Enable bit<sup>(1)</sup>

1 = Low-voltage programming enabled

0 = HV on  $\overline{MCLR}/VPP$  must be used for programming

bit 12 **DEBUG:** In-Circuit Debugger Mode bit

 ${\tt 1}$  = In-Circuit Debugger disabled, ICSPCLK and ICSPDAT are general purpose I/O pins

0 = In-Circuit Debugger enabled, ICSPCLK and ICSPDAT are dedicated to the debugger

bit 11 LPBOR: Low-Power BOR

1 = Low-Power BOR is disabled

0 = Low-Power BOR is enabled

bit 10 BORV: Brown-out Reset Voltage Selection bit

1 = Brown-out Reset voltage (VBOR), low trip point selected

0 = Brown-out Reset voltage (VBOR), high trip point selected

bit 9 STVREN: Stack Overflow/Underflow Reset Enable bit

1 = Stack Overflow or Underflow will cause a Reset

0 = Stack Overflow or Underflow will not cause a Reset

bit 8-5 **Unimplemented:** Read as '1'

bit 4

VCAPEN: Voltage Regulator Capacitor Enable bits<sup>(1)</sup>

0 = VCAP functionality is enabled on VCAP pin

1 = All VCAP pin functions are disabled

bit 3-2 Unimplemented: Read as '1'

bit 1-0 WRT<1:0>: Flash Memory Self-Write Protection bits

2 kW Flash memory (PIC16(L)F1512):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 7FFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 400h to 7FFh may be modified by PMCON control

00 = 000h to 7FFh write-protected, no addresses may be modified by PMCON control

4 kW Flash memory (PIC16(L)F1513):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to FFFh may be modified by PMCON control

01 = 000h to 7FFh write-protected, 800h to FFFh may be modified by PMCON control

00 = 000h to FFFh write-protected, no addresses may be modified by PMCON control

8 kW Flash memory (PIC16F/LF1516/1517/1526):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 1FFFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 1000h to 1FFFh may be modified by PMCON control

00 = 000h to 1FFFh write-protected, no addresses may be modified by PMCON control

16 kW Flash memory (PIC16F/LF1518/1519/1527):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 3FFFh may be modified by PMCON control

01 = 000h to 1FFFh write-protected, 2000h to 3FFFh may be modified by PMCON control

00 = 000h to 3FFFh write-protected, no addresses may be modified by PMCON control

Note 1: The LVP bit cannot be programmed to '0' when Programming mode is entered via LVP.

Applies to PIC16F151X/152X devices only. On PIC16LF151X/152X, the VCAPEN bit is unimplemented.

#### 4.0 PROGRAM/VERIFY MODE

In Program/Verify mode, the program memory and the configuration memory can be accessed and programmed in serial fashion. ICSPDAT and ICSPCLK are used for the data and the clock, respectively. All commands and data words are transmitted LSb first. Data changes on the rising edge of the ICSPCLK and latched on the falling edge. In Program/Verify mode both the ICSPDAT and ICSPCLK are Schmitt Trigger inputs. The sequence that enters the device into Program/Verify mode places all other logic into the Reset state. Upon entering Program/Verify mode, all I/Os are automatically configured as high-impedance inputs and the address is cleared.

# 4.1 High-Voltage Program/Verify Mode Entry and Exit

There are two different methods of entering Program/ Verify mode via high-voltage:

- VPP First entry mode
- VDD First entry mode

#### 4.1.1 VPP – FIRST ENTRY MODE

To enter Program/Verify mode via the VPP-first method the following sequence must be followed:

- 1. Hold ICSPCLK and ICSPDAT low. All other pins should be unpowered.
- 2. Raise the voltage on MCLR from 0V to VIHH.
- 3. Raise the voltage on VDD FROM 0V to the desired operating voltage.

The VPP-first entry prevents the device from executing code prior to entering Program/Verify mode. For example, when Configuration Word 1 has MCLR disabled (MCLRE = 0), the power-up time is disabled (PWRTE = 0), the internal oscillator is selected (Fosc = 100), and ICSPCLK and ICSPDAT pins are driven by the user application, the device will execute code. Since this may prevent entry, VPP-first entry mode is strongly recommended. See the timing diagram in Figure 8-2.

#### 4.1.2 VDD – FIRST ENTRY MODE

To enter Program/Verify mode via the VDD-first method the following sequence must be followed:

- Hold ICSPCLK and ICSPDAT low.
- Raise the voltage on VDD from 0V to the desired operating voltage.
- Raise the voltage on MCLR from VDD or below to VIHH.

The VDD-first method is useful when programming the device when VDD is already applied, for it is not necessary to disconnect VDD to enter Program/Verify mode. See the timing diagram in Figure 8-1.

#### 4.1.3 PROGRAM/VERIFY MODE EXIT

To exit Program/Verify mode take MCLR to VDD or lower (VIL). See Figures 8-3 and 8-4.

## 4.2 Low-Voltage Programming (LVP) Mode

The Low-Voltage Programming mode allows the PIC16(L)F151X/152X devices to be programmed using VDD only, without high voltage. When the LVP bit of Configuration Word 2 register is set to '1', the low-voltage ICSP programming entry is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'. This can only be done while in the High-Voltage Entry mode.

Entry into the Low-Voltage ICSP Program/Verify modes requires the following steps:

- 1. MCLR is brought to VIL.
- A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK.

The key sequence is a specific 32-bit pattern, '0100 1101 0100 0011 0100 1000 0101 0000' (more easily remembered as MCHP in ASCII). The device will enter Program/Verify mode only if the sequence is valid. The Least Significant bit of the Least Significant nibble must be shifted in first.

Once the key sequence is complete,  $\overline{MCLR}$  must be held at VIL for as long as Program/Verify mode is to be maintained.

For low-voltage programming timing, see Figure 8-8 and Figure 8-9.

Exiting Program/Verify mode is done by no longer driving MCLR to VIL. See Figure 8-8 and Figure 8-9.

**Note:** To enter LVP mode, the LSB of the Least Significant nibble must be shifted in first. This differs from entering the key sequence on other parts.

### 4.3.2 LOAD DATA FOR PROGRAM MEMORY

The Load Data for Program Memory command is used to load one 14-bit word into the data latches. The word programs into program memory after the Begin Internally Timed Programming or Begin Externally Timed Programming command is issued (see Figure 4-2).

FIGURE 4-2: LOAD DATA FOR PROGRAM MEMORY



### 4.3.3 READ DATA FROM PROGRAM MEMORY

The Read Data from Program Memory command will transmit data bits out of the program memory map currently accessed, starting with the second rising edge of the clock input. The ICSPDAT pin will go into Output mode on the first falling clock edge, and it will revert to Input mode (high-impedance) after the 16th falling edge of the clock. If the program memory is code-protected  $(\overline{CP})$ , the data will be read as zeros (see Figure 4-3).

FIGURE 4-3: READ DATA FROM PROGRAM MEMORY



### 4.3.6 BEGIN INTERNALLY TIMED PROGRAMMING

A Load Configuration or Load Data for Program Memory command must be given before every Begin Programming command. Programming of the addressed memory will begin after this command is received. An internal timing mechanism executes the write. The user must allow for the program cycle time, TPINT, for the programming to complete.

The End Externally Timed Programming command is not needed when the Begin Internally Timed Programming is used to start the programming.

The program memory address that is being programmed is not erased prior to being programmed.

FIGURE 4-6: BEGIN INTERNALLY TIMED PROGRAMMING



## 4.3.7 BEGIN EXTERNALLY TIMED PROGRAMMING

A Load Configuration or Load Data for Program Memory command must be given before every Begin Programming command. Programming of the addressed memory will begin after this command is received. To complete the programming the End Externally Timed Programming command must be sent in the specified time window defined by TPEXT (see Figure 4-7).

Externally timed writes are not supported for Configuration and Calibration bits. Any externally timed write to the Configuration or Calibration Word will have no effect on the targeted word.

FIGURE 4-7: BEGIN EXTERNALLY TIMED PROGRAMMING



#### 4.3.10 **ROW ERASE PROGRAM MEMORY**

The Row Erase Program Memory command will erase an individual row. Refer to Table 4-2 for row sizes of specific devices and the PC bits used to address them. If the program memory is code-protected the Row Erase Program Memory command will be ignored. When the address is 8000h-8008h the Row Erase Program Memory command will only erase the user ID locations regardless of the setting of the CP Configuration bit.

After receiving the Row Erase Program Memory command the erase will not complete until the time interval, TERAR, has expired.

**TABLE 4-2:** PROGRAMMING ROW SIZE AND LATCHES

| Devices            | PC     | Row Size | Number of Latches |
|--------------------|--------|----------|-------------------|
| PIC16(L)F151X/152X | <15:5> | 32       | 32                |





FIGURE 5-2: PROGRAM MEMORY FLOWCHART



- Note 1: This step is optional if device has already been erased or has not been previously programmed.
  - 2: If the device is code-protected or must be completely erased, then Bulk Erase device per Figure 5-6.
  - **3:** See Figure 5-3 or Figure 5-4.



### FIGURE 5-6: ERASE FLOWCHART



### 6.0 CODE PROTECTION

Code protection is controlled using the  $\overline{\text{CP}}$  bit in Configuration Word 1. When code protection is enabled, all program memory locations (0000h-7FFFh) read as all '0'. Further programming is disabled for the program memory (0000h-7FFFh).

The user ID locations and Configuration Words can be programmed and read out regardless of the code protection settings.

### 6.1 Program Memory

Code protection is enabled by programming the  $\overline{CP}$  bit in Configuration Word 1 register to '0'.

The only way to disable code protection is to use the Bulk Erase Program Memory command.

### 7.0 HEX FILE USAGE

In the hex file there are two bytes per program word stored in the Intel<sup>®</sup> INHX32 hex format. Data is stored LSB first, MSB second. Because there are two bytes per word, the addresses in the hex file are 2x the address in program memory. (Example: Configuration Word 1 is stored at 8007h on the PIC16(L)F151X/152X. In the hex file this will be referenced as 1000Eh-1000Fh).

### 7.1 Configuration Word

To allow portability of code, it is strongly recommended that the programmer is able to read the Configuration Words and user ID locations from the hex file. If the Configuration Words information was not present in the hex file, a simple warning message may be issued. Similarly, while saving a hex file, Configuration Words and user ID information should be included.

#### 7.2 Device ID and Revision

If a device ID is present in the hex file at 1000Ch-1000Dh (8006h on the part), the programmer should verify the device ID (excluding the revision) against the value read from the part. On a mismatch condition the programmer should generate a warning message.

### 7.3 Checksum Computation

The checksum is calculated by two different methods dependent on the setting of the  $\overline{\text{CP}}$  Configuration bit.

TABLE 7-1: CONFIGURATION WORD MASK VALUES

| Device      | Config. Word 1<br>Mask | Config. Word 2<br>Mask |
|-------------|------------------------|------------------------|
|             | IVIdSK                 | IVIdSK                 |
| PIC16F1512  | 3EFFh                  | 3E13h                  |
| PIC16F1513  | 3EFFh                  | 3E13h                  |
| PIC16F1516  | 3EFFh                  | 3E13h                  |
| PIC16F1517  | 3EFFh                  | 3E13h                  |
| PIC16F1518  | 3EFFh                  | 3E13h                  |
| PIC16F1519  | 3EFFh                  | 3E13h                  |
| PIC16LF1512 | 3EFFh                  | 3E03h                  |
| PIC16LF1513 | 3EFFh                  | 3E03h                  |
| PIC16LF1516 | 3EFFh                  | 3E03h                  |
| PIC16LF1517 | 3EFFh                  | 3E03h                  |
| PIC16LF1518 | 3EFFh                  | 3E03h                  |
| PIC16LF1519 | 3EFFh                  | 3E03h                  |
| PIC16F1526  | 3EFFh                  | 3E13h                  |
| PIC16F1527  | 3EFFh                  | 3E13h                  |
| PIC16LF1526 | 3EFFh                  | 3E03h                  |
| PIC16LF1527 | 3EFFh                  | 3E03h                  |

# 7.3.1 PROGRAM CODE PROTECTION DISABLED

With the program code protection disabled, the checksum is computed by reading the contents of the PIC16(L)F151X/152X program memory locations and adding up the program memory data starting at address 0000h, up to the maximum user addressable location. Any Carry bit exceeding 16 bits are ignored. Additionally, the relevant bits of the Configuration Words are added to the checksum. All unimplemented Configuration bits are masked to '0'.

#### **EXAMPLE 7-4:** CHECKSUM COMPUTED WITH PROGRAM CODE PROTECTION ENABLED PIC16LF1527, 00AAh AT FIRST AND LAST ADDRESS

| PIC16LF1527                                              | Configuration Word                                         | 1 <sup>(2)</sup>           | 3F7Fh                            |  |  |  |
|----------------------------------------------------------|------------------------------------------------------------|----------------------------|----------------------------------|--|--|--|
|                                                          | Configuration Word                                         | 1 mask <sup>(3)</sup>      | 3EFFh                            |  |  |  |
|                                                          | Configuration Word                                         | 2 <sup>(2)</sup>           | 3FFFh                            |  |  |  |
|                                                          | Configuration Word                                         | 2 mask <sup>(3), (5)</sup> | 3E03h                            |  |  |  |
|                                                          | User ID (8000h) <sup>(1)</sup>                             |                            | 000Eh                            |  |  |  |
|                                                          | User ID (8001h) <sup>(1)</sup>                             |                            | 0008h                            |  |  |  |
|                                                          | User ID (8002h) <sup>(1)</sup>                             |                            | 0005h                            |  |  |  |
|                                                          | User ID (8003h) <sup>(1)</sup>                             |                            | 0008h                            |  |  |  |
|                                                          | Sum of User IDs <sup>(4)</sup> = (000Eh and 000Fh) << 12 + |                            | 2 + (0008h and 000Fh) << 8 +     |  |  |  |
|                                                          |                                                            | (0005h and 000Fh) << 4     | + (0008h and 000Fh)              |  |  |  |
|                                                          |                                                            | = E000h + 0800h + 0050h -  | + 0008h                          |  |  |  |
|                                                          |                                                            | = E858h                    |                                  |  |  |  |
|                                                          | Checksum                                                   | = (3F7Fh and 3EFFh) + (3F  | FFh and 3E03h) + Sum of User IDs |  |  |  |
|                                                          |                                                            | = 3E7Fh +3E03h + E858h     |                                  |  |  |  |
|                                                          |                                                            | = 64DAh                    |                                  |  |  |  |
| Note 1: User ID values in this example are random values |                                                            |                            |                                  |  |  |  |

- User ID values in this example are random values.
  - 2: Configuration Word 1 and 2 = all bits are '1' except the code-protect enable bit.
  - 3: Configuration Word 1 and 2 Mask = all Configuration Word bits are set to '1', except for unimplemented bits which read '0'.
  - 4: << = shift left, thus the LSb of the first user ID value is the MSb of the sum of user IDs and so on, until the LSb of the last user ID value becomes the LSb of the sum of user IDs.
  - 5: On the PIC16LF1527 device, the VCAPEN bit is not implemented in Configuration Word 2; thus, all unimplemented bits are '0'.

TABLE 8-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY

| I AC/IIC CHADACTEDISTICS |                                                        | Standard Operating Conditions Production tested at 25°C |      |          |          |                                    |
|--------------------------|--------------------------------------------------------|---------------------------------------------------------|------|----------|----------|------------------------------------|
| Sym.                     | Characteristics                                        | Min.                                                    | Тур. | Max.     | Units    | Conditions/Comments                |
| TPINT                    | Internally timed programming operation time            |                                                         |      | 2.5<br>5 | ms<br>ms | Program memory Configuration Words |
| TPEXT                    | Externally timed programming pulse                     | 1.0                                                     | _    | 2.1      | ms       | Note 1                             |
| TDIS                     | Time delay from program to compare (HV discharge time) | 300                                                     | _    | _        | μS       |                                    |
| TEXIT                    | Time delay when exiting Program/Verify mode            | 1                                                       | _    | _        | μS       |                                    |

Note 1: Externally timed writes are not supported for Configuration and Calibration bits.

### 8.1 AC Timing Diagrams

FIGURE 8-1: PROGRAMMING MODE ENTRY – VDD FIRST



FIGURE 8-2: PROGRAMMING MODE ENTRY – VPP FIRST



FIGURE 8-3: PROGRAMMING MODE EXIT – VPP LAST



FIGURE 8-4: PROGRAMMING MODE EXIT – VDD LAST



FIGURE 8-5: CLOCK AND DATA TIMING



FIGURE 8-6: WRITE COMMAND-PAYLOAD TIMING



FIGURE 8-7: READ COMMAND-PAYLOAD TIMING

