



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                           |
|----------------------------|---------------------------------------------------------------------------|
| Product Status             | Active                                                                    |
| Core Processor             | PIC                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 36                                                                        |
| Program Memory Size        | 14KB (8K x 14)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 512 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                               |
| Data Converters            | A/D 28x10b                                                                |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 40-UFQFN Exposed Pad                                                      |
| Supplier Device Package    | 40-UQFN (5x5)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1517-e-mv |

#### 1.2 Pin Utilization

Five pins are needed for ICSP $^{\text{TM}}$  programming. The pins are listed in Table 1-1 and Table 1-2.

TABLE 1-1: PIN DESCRIPTIONS DURING PROGRAMMING – PIC16(L)F1526 AND PIC16(L)F1527

| Pin Name     | During Programming  |                  |                                              |  |  |  |  |
|--------------|---------------------|------------------|----------------------------------------------|--|--|--|--|
| Pin Name     | Function            | Pin Type         | Pin Description                              |  |  |  |  |
| RB6          | ICSPCLK             | I                | Clock Input – Schmitt Trigger Input          |  |  |  |  |
| RB7          | ICSPDAT             | I/O              | Data Input/Output – Schmitt Trigger Input    |  |  |  |  |
| RG5/MCLR/VPP | Program/Verify mode | P <sup>(1)</sup> | Program Mode Select/Programming Power Supply |  |  |  |  |
| VDD          | Vdd                 | Р                | Power Supply                                 |  |  |  |  |
| Vss          | Vss                 | Р                | Ground                                       |  |  |  |  |

**Legend:** I = Input, O = Output, P = Power

Note 1: The programming high voltage is internally generated. To activate the Program/Verify mode, high voltage needs to be applied to MCLR input. Since the MCLR is used for a level source, MCLR does not draw any significant current.

TABLE 1-2: PIN DESCRIPTIONS DURING PROGRAMMING – PIC16(L)F1512, PIC16(L)F1513, PIC16(L)F1516, PIC16(L)F1517, PIC16(L)F1518 and PIC16(L)F1519

| Pin Name     | During Programming  |                  |                                              |  |  |  |  |
|--------------|---------------------|------------------|----------------------------------------------|--|--|--|--|
|              | Function            | Pin Type         | Pin Description                              |  |  |  |  |
| RB6          | ICSPCLK             | I                | Clock Input – Schmitt Trigger Input          |  |  |  |  |
| RB7          | ICSPDAT             | I/O              | Data Input/Output – Schmitt Trigger Input    |  |  |  |  |
| RE3/MCLR/VPP | Program/Verify mode | P <sup>(1)</sup> | Program Mode Select/Programming Power Supply |  |  |  |  |
| VDD          | VDD                 | Р                | Power Supply                                 |  |  |  |  |
| Vss          | Vss                 | Р                | Ground                                       |  |  |  |  |

**Legend:** I = Input, O = Output, P = Power

Note 1: The programming high voltage is internally generated. To activate the Program/Verify mode, high voltage needs to be applied to MCLR input. Since the MCLR is used for a level source, MCLR does not draw any significant current.

FIGURE 2-2: 28-PIN UQFN DIAGRAM FOR PIC16(L)F1512, PIC16(L)F1513, PIC16(L)F1516 AND PIC16(L)F1518



#### 3.0 MEMORY MAP

The memory for the PIC16(L)F151X/152X devices is broken into two sections: program memory and configuration memory. Only the size of the program memory changes between devices, the configuration memory remains the same.

FIGURE 3-1: PIC16(L)F1512 PROGRAM MEMORY MAPPING







FIGURE 3-4: PIC16(L)F1527, PIC16(L)F1518 AND PIC16(L)F1519 PROGRAM MEMORY MAPPING

#### 3.1 User ID Location

A user may store identification information (user ID) in four designated locations. The user ID locations are mapped to 8000h-8003h. Each location is 14 bits in length. Code protection has no effect on these memory locations. Each location may be read with code protection enabled or disabled.

Note: MPLAB<sup>®</sup> IDE only displays the 7 Least Significant bits (LSb) of each user ID location, the upper bits are not read. It is recommended that only the 7 LSbs be used if MPLAB IDE is the primary tool used to read these addresses.

#### 3.2 Device ID

The device ID word is located at 8006h. This location is read-only and cannot be erased or modified.

### REGISTER 3-1: DEVICE ID: DEVICE ID REGISTER<sup>(1)</sup>

| R      | R | R    | R     | R | R     |
|--------|---|------|-------|---|-------|
|        |   | DEV< | <8:3> |   |       |
| bit 13 |   |      |       |   | bit 8 |

| R     | R        | R | R | R | R        | R | R     |
|-------|----------|---|---|---|----------|---|-------|
|       | DEV<2:0> |   |   |   | REV<4:0> |   |       |
| bit 7 |          |   |   |   |          |   | bit 0 |

| Legend:           | P = Programmable bit | U = Unimplemented bit, read as '0' |
|-------------------|----------------------|------------------------------------|
| R = Readable bit  | W = Writable bit     | '0' = Bit is cleared               |
| -n = Value at POR | '1' = Bit is set     | x = Bit is unknown                 |

bit 13-5 **DEV<8:0>:** Device ID bits

These bits are used to identify the part number.

bit 4-0 **REV<4:0>:** Revision ID bits

These bits are used to identify the revision.

Note 1: This location cannot be written.

TABLE 3-1: DEVICE ID VALUES

| DE///OF     | DEVICE ID VALUES |        |  |  |  |  |  |  |  |
|-------------|------------------|--------|--|--|--|--|--|--|--|
| DEVICE      | DEV              | REV    |  |  |  |  |  |  |  |
| PIC16F1527  | 0001 0101 101    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1526  | 0001 0101 100    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1527 | 0001 0101 111    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1526 | 0001 0101 110    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1519  | 0001 0110 111    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1518  | 0001 0110 110    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1517  | 0001 0110 101    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1516  | 0001 0110 100    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1513  | 0001 0110 010    | x xxxx |  |  |  |  |  |  |  |
| PIC16F1512  | 0001 0111 000    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1519 | 0001 0111 111    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1518 | 0001 0111 110    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1517 | 0001 0111 101    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1516 | 0001 0111 100    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1513 | 0001 0111 010    | x xxxx |  |  |  |  |  |  |  |
| PIC16LF1512 | 0001 0111 001    | x xxxx |  |  |  |  |  |  |  |

### 3.3 Configuration Words

There are two Configuration Words, Configuration Word 1 (8007h) and Configuration Word 2 (8008h). The individual bits within these Configuration Words are used to enable or disable device functions such as the Brown-out Reset, code protection and Power-up Timer.

#### 3.4 Calibration Words

The internal calibration values are factory calibrated and stored in Calibration Words 1 and 2 (8009h, 800Ah).

The Calibration Words do not participate in erase operations. The device can be erased without affecting the Calibration Words.

#### **REGISTER 3-3: CONFIGURATION WORD 2**

| R/P-1  | R/P-1 | R/P-1 | R/P-1 | R/P-1  | U-1   |
|--------|-------|-------|-------|--------|-------|
| LVP    | DEBUG | LPBOR | BORV  | STVREN | _     |
| bit 13 |       |       |       |        | bit 8 |

| U-1   | U-1 | U-1 | R/P-1                 | U-1 | U-1 | R/P-1 | R/P-1 |
|-------|-----|-----|-----------------------|-----|-----|-------|-------|
| _     | _   | _   | VCAPEN <sup>(2)</sup> | _   | _   | WRT<  | :1:0> |
| bit 7 |     |     |                       |     |     |       | bit 0 |

| Legend:              |                      |                                           |
|----------------------|----------------------|-------------------------------------------|
| R = Readable bit     | P = Programmable bit | U = Unimplemented bit, read as '1         |
| '0' = Bit is cleared | '1' = Bit is set     | -n = Value when blank or after Bulk Erase |

bit 13 LVP: Low-Voltage Programming Enable bit<sup>(1)</sup>

1 = Low-voltage programming enabled

0 = HV on  $\overline{MCLR}/VPP$  must be used for programming

bit 12 **DEBUG:** In-Circuit Debugger Mode bit

 ${\tt 1}$  = In-Circuit Debugger disabled, ICSPCLK and ICSPDAT are general purpose I/O pins

0 = In-Circuit Debugger enabled, ICSPCLK and ICSPDAT are dedicated to the debugger

bit 11 LPBOR: Low-Power BOR

1 = Low-Power BOR is disabled

0 = Low-Power BOR is enabled

bit 10 BORV: Brown-out Reset Voltage Selection bit

1 = Brown-out Reset voltage (VBOR), low trip point selected

0 = Brown-out Reset voltage (VBOR), high trip point selected

bit 9 STVREN: Stack Overflow/Underflow Reset Enable bit

1 = Stack Overflow or Underflow will cause a Reset

0 = Stack Overflow or Underflow will not cause a Reset

bit 8-5 **Unimplemented:** Read as '1'

bit 4

VCAPEN: Voltage Regulator Capacitor Enable bits<sup>(1)</sup>

0 = VCAP functionality is enabled on VCAP pin

1 = All VCAP pin functions are disabled

bit 3-2 Unimplemented: Read as '1'

bit 1-0 WRT<1:0>: Flash Memory Self-Write Protection bits

2 kW Flash memory (PIC16(L)F1512):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 7FFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 400h to 7FFh may be modified by PMCON control

00 = 000h to 7FFh write-protected, no addresses may be modified by PMCON control

4 kW Flash memory (PIC16(L)F1513):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to FFFh may be modified by PMCON control

01 = 000h to 7FFh write-protected, 800h to FFFh may be modified by PMCON control

00 = 000h to FFFh write-protected, no addresses may be modified by PMCON control

8 kW Flash memory (PIC16F/LF1516/1517/1526):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 1FFFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 1000h to 1FFFh may be modified by PMCON control

00 = 000h to 1FFFh write-protected, no addresses may be modified by PMCON control

16 kW Flash memory (PIC16F/LF1518/1519/1527):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 3FFFh may be modified by PMCON control

01 = 000h to 1FFFh write-protected, 2000h to 3FFFh may be modified by PMCON control

00 = 000h to 3FFFh write-protected, no addresses may be modified by PMCON control

Note 1: The LVP bit cannot be programmed to '0' when Programming mode is entered via LVP.

Applies to PIC16F151X/152X devices only. On PIC16LF151X/152X, the VCAPEN bit is unimplemented.

#### 4.0 PROGRAM/VERIFY MODE

In Program/Verify mode, the program memory and the configuration memory can be accessed and programmed in serial fashion. ICSPDAT and ICSPCLK are used for the data and the clock, respectively. All commands and data words are transmitted LSb first. Data changes on the rising edge of the ICSPCLK and latched on the falling edge. In Program/Verify mode both the ICSPDAT and ICSPCLK are Schmitt Trigger inputs. The sequence that enters the device into Program/Verify mode places all other logic into the Reset state. Upon entering Program/Verify mode, all I/Os are automatically configured as high-impedance inputs and the address is cleared.

# 4.1 High-Voltage Program/Verify Mode Entry and Exit

There are two different methods of entering Program/ Verify mode via high-voltage:

- VPP First entry mode
- VDD First entry mode

#### 4.1.1 VPP – FIRST ENTRY MODE

To enter Program/Verify mode via the VPP-first method the following sequence must be followed:

- 1. Hold ICSPCLK and ICSPDAT low. All other pins should be unpowered.
- 2. Raise the voltage on MCLR from 0V to VIHH.
- 3. Raise the voltage on VDD FROM 0V to the desired operating voltage.

The VPP-first entry prevents the device from executing code prior to entering Program/Verify mode. For example, when Configuration Word 1 has MCLR disabled (MCLRE = 0), the power-up time is disabled (PWRTE = 0), the internal oscillator is selected (Fosc = 100), and ICSPCLK and ICSPDAT pins are driven by the user application, the device will execute code. Since this may prevent entry, VPP-first entry mode is strongly recommended. See the timing diagram in Figure 8-2.

#### 4.1.2 VDD – FIRST ENTRY MODE

To enter Program/Verify mode via the VDD-first method the following sequence must be followed:

- Hold ICSPCLK and ICSPDAT low.
- Raise the voltage on VDD from 0V to the desired operating voltage.
- Raise the voltage on MCLR from VDD or below to VIHH.

The VDD-first method is useful when programming the device when VDD is already applied, for it is not necessary to disconnect VDD to enter Program/Verify mode. See the timing diagram in Figure 8-1.

#### 4.1.3 PROGRAM/VERIFY MODE EXIT

To exit Program/Verify mode take MCLR to VDD or lower (VIL). See Figures 8-3 and 8-4.

# 4.2 Low-Voltage Programming (LVP) Mode

The Low-Voltage Programming mode allows the PIC16(L)F151X/152X devices to be programmed using VDD only, without high voltage. When the LVP bit of Configuration Word 2 register is set to '1', the low-voltage ICSP programming entry is enabled. To disable the Low-Voltage ICSP mode, the LVP bit must be programmed to '0'. This can only be done while in the High-Voltage Entry mode.

Entry into the Low-Voltage ICSP Program/Verify modes requires the following steps:

- 1. MCLR is brought to VIL.
- A 32-bit key sequence is presented on ICSPDAT, while clocking ICSPCLK.

The key sequence is a specific 32-bit pattern, '0100 1101 0100 0011 0100 1000 0101 0000' (more easily remembered as MCHP in ASCII). The device will enter Program/Verify mode only if the sequence is valid. The Least Significant bit of the Least Significant nibble must be shifted in first.

Once the key sequence is complete,  $\overline{MCLR}$  must be held at VIL for as long as Program/Verify mode is to be maintained.

For low-voltage programming timing, see Figure 8-8 and Figure 8-9.

Exiting Program/Verify mode is done by no longer driving MCLR to VIL. See Figure 8-8 and Figure 8-9.

**Note:** To enter LVP mode, the LSB of the Least Significant nibble must be shifted in first. This differs from entering the key sequence on other parts.

### 4.3 Program/Verify Commands

The PIC16(L)F151X/152X implements 10 programming commands; each six bits in length. The commands are summarized in Table 4-1.

Commands that have data associated with them are specified to have a minimum delay of TDLY between the command and the data. After this delay 16 clocks are required to either clock in or clock out the 14-bit data word. The first clock is for the Start bit and the last clock is for the Stop bit.

TABLE 4-1: COMMAND MAPPING

| Command                            |                  |   |   | Маррі | Data/Note |   |     |                  |
|------------------------------------|------------------|---|---|-------|-----------|---|-----|------------------|
| Command                            | Binary (MSb LSb) |   |   |       |           |   | Hex |                  |
| Load Configuration                 | Х                | 0 | 0 | 0     | 0         | 0 | 00h | 0, data (14), 0  |
| Load Data For Program Memory       | Х                | 0 | 0 | 0     | 1         | 0 | 02h | 0, data (14), 0  |
| Read Data From Program Memory      | Х                | 0 | 0 | 1     | 0         | 0 | 04h | 0, data (14), 0  |
| Increment Address                  | Х                | 0 | 0 | 1     | 1         | 0 | 06h | _                |
| Reset Address                      | Х                | 1 | 0 | 1     | 1         | 0 | 16h | _                |
| Begin Internally Timed Programming | Х                | 0 | 1 | 0     | 0         | 0 | 08h | _                |
| Begin Externally Timed Programming | Х                | 1 | 1 | 0     | 0         | 0 | 18h | _                |
| End Externally Timed Programming   | Х                | 0 | 1 | 0     | 1         | 0 | 0Ah | _                |
| Bulk Erase Program Memory          | Х                | 0 | 1 | 0     | 0         | 1 | 09h | Internally Timed |
| Row Erase Program Memory           | Х                | 1 | 0 | 0     | 0         | 1 | 11h | Internally Timed |

#### 4.3.1 LOAD CONFIGURATION

The Load Configuration command is used to access the configuration memory (User ID Locations, Configuration Words, Calibration Words). The Load Configuration command sets the address to 8000h and loads the data latches with one word of data (see Figure 4-1).

After issuing the Load Configuration command, use the Increment Address command until the proper address to be programmed is reached. The address is then programmed by issuing either the Begin Internally Timed Programming or Begin Externally Timed Programming command.

Note: Externally timed writes are not supported for Configuration and Calibration bits. Any externally timed write to the Configuration or Calibration Word will have no effect on the targeted word.

The only way to get back to the program memory (address 0) is to exit Program/Verify mode or issue the Reset Address command after the configuration memory has been accessed by the Load Configuration command.

FIGURE 4-1: LOAD CONFIGURATION



#### 4.3.4 INCREMENT ADDRESS

The address is incremented when this command is received. It is not possible to decrement the address. To reset this counter, the user must use the Reset Address command or exit Program/Verify mode and reenter it. If the address is incremented from address 7FFFh, it will wrap-around to location 0000h. If the address is incremented from FFFFh, it will wrap-around to location 8000h.

FIGURE 4-4: INCREMENT ADDRESS



#### 4.3.5 RESET ADDRESS

The Reset Address command will reset the address to 0000h, regardless of the current value. The address is used in program memory or the configuration memory.

FIGURE 4-5: RESET ADDRESS



FIGURE 5-3: **ONE-WORD PROGRAM CYCLE** 







#### 6.0 CODE PROTECTION

Code protection is controlled using the  $\overline{\text{CP}}$  bit in Configuration Word 1. When code protection is enabled, all program memory locations (0000h-7FFFh) read as all '0'. Further programming is disabled for the program memory (0000h-7FFFh).

The user ID locations and Configuration Words can be programmed and read out regardless of the code protection settings.

### 6.1 Program Memory

Code protection is enabled by programming the  $\overline{CP}$  bit in Configuration Word 1 register to '0'.

The only way to disable code protection is to use the Bulk Erase Program Memory command.

#### 7.0 HEX FILE USAGE

In the hex file there are two bytes per program word stored in the Intel<sup>®</sup> INHX32 hex format. Data is stored LSB first, MSB second. Because there are two bytes per word, the addresses in the hex file are 2x the address in program memory. (Example: Configuration Word 1 is stored at 8007h on the PIC16(L)F151X/152X. In the hex file this will be referenced as 1000Eh-1000Fh).

#### 7.1 Configuration Word

To allow portability of code, it is strongly recommended that the programmer is able to read the Configuration Words and user ID locations from the hex file. If the Configuration Words information was not present in the hex file, a simple warning message may be issued. Similarly, while saving a hex file, Configuration Words and user ID information should be included.

#### 7.2 Device ID and Revision

If a device ID is present in the hex file at 1000Ch-1000Dh (8006h on the part), the programmer should verify the device ID (excluding the revision) against the value read from the part. On a mismatch condition the programmer should generate a warning message.

# 7.3.2 PROGRAM CODE PROTECTION ENABLED

With the program code protection enabled, the checksum is computed in the following manner: The Least Significant nibble of each user ID is used to create a 16-bit value. The masked value of user ID location 8000h is the Most Significant nibble. This sum of user IDs is summed with the Configuration Words (all unimplemented Configuration bits are masked to '0').

EXAMPLE 7-3: CHECKSUM COMPUTED WITH PROGRAM CODE PROTECTION ENABLED PIC16F1527, BLANK DEVICE

| PIC16F1527 | Configuration Word             | 1 <sup>(2)</sup> 3F7Fh                                    |
|------------|--------------------------------|-----------------------------------------------------------|
|            | Configuration Word             | 1 mask <sup>(3)</sup> 3EFFh                               |
|            | Configuration Word             | 2 <sup>(2)</sup> 3FFFh                                    |
|            | Configuration Word 2           | 2 mask <sup>(3)</sup> 3E13h                               |
|            | User ID (8000h) <sup>(1)</sup> | 0006h                                                     |
|            | User ID (8001h) <sup>(1)</sup> | 0007h                                                     |
|            | User ID (8002h) <sup>(1)</sup> | 0001h                                                     |
|            | User ID (8003h) <sup>(1)</sup> | 0002h                                                     |
|            | Sum of User IDs(4)             | = (0006h and 000Fh) << 12 + (0007h and 000Fh) << 8 +      |
|            |                                | (0001h and 000Fh) << 4 + (0002h and 000Fh)                |
|            |                                | = 6000h + 0700h + 0010h + 0002h                           |
|            |                                | = 6712h                                                   |
|            | Checksum                       | = (3F7Fh and 3EFFh) + (3FFFh and 3E13h) + Sum of User IDs |
|            |                                | = 3E7Fh +3713h + 6712h                                    |
|            |                                | = DCA4h                                                   |
|            |                                |                                                           |

- Note 1: User ID values in this example are random values.
  - 2: Configuration Word 1 and 2 = all bits are '1' except the code-protect enable bit.
  - **3:** Configuration Word 1 and 2 Mask = all Configuration Word bits are set to '1', except for unimplemented bits which read '0'.
  - 4: << = shift left, thus the LSb of the first user ID value is the MSb of the sum of user IDs and so on, until the LSb of the last user ID value becomes the LSb of the sum of user IDs.

### 8.0 ELECTRICAL SPECIFICATIONS

Refer to device specific data sheet for absolute maximum ratings.

TABLE 8-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

| AC/DC CHARACTERISTICS |                                                                                                     |                            | Standard Operating Conditions Production tested at 25°C |         |                               |       |                                                                            |
|-----------------------|-----------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------|---------|-------------------------------|-------|----------------------------------------------------------------------------|
| Sym.                  | Characteristics                                                                                     |                            | Min.                                                    | Тур.    | Max.                          | Units | Conditions/Comments                                                        |
|                       |                                                                                                     | Supply Volt                | ages and C                                              | urrents |                               |       |                                                                            |
| VDD                   | Supply Voltage                                                                                      | PIC16F151X<br>PIC16F152X   | 2.3                                                     |         | 5.5                           | V     |                                                                            |
|                       | (VDDMIN, VDDMAX)                                                                                    | PIC16LF151X<br>PIC16LF152X | 1.8                                                     | _       | 3.6                           | V     |                                                                            |
| VPEW                  | Read/Write and Row Erase operations                                                                 |                            | VDDMIN                                                  |         | VDDMAX                        | V     |                                                                            |
| VPBE                  | Bulk Erase operations                                                                               |                            | 2.7                                                     | _       | VDDMAX                        | V     |                                                                            |
| Iddi                  | Current on VDD, Idle                                                                                |                            | _                                                       | _       | 1.0                           | mA    |                                                                            |
| IDDP                  | Current on VDD, Programming                                                                         |                            | _                                                       | _       | 3.0                           | mA    |                                                                            |
|                       | VPP                                                                                                 |                            |                                                         |         |                               |       |                                                                            |
| IPP                   | Current on MCLR/VPP                                                                                 |                            | _                                                       | _       | 600                           | μА    |                                                                            |
| VIHH                  | High voltage on MCLR/VPP for Program/Verify mode entry                                              |                            | 8.0                                                     | _       | 9.0                           | V     |                                                                            |
| TVHHR                 | HHR MCLR rise time (VIL to VIHH) for Program/Verify mode entry                                      |                            | _                                                       | _       | 1.0                           | μS    |                                                                            |
|                       | I/O pins                                                                                            |                            |                                                         |         |                               |       |                                                                            |
| VIH                   | (ICSPCLK, ICSPDAT, MCLR/VPP) input high level                                                       |                            | 0.8 VDD                                                 | _       | _                             | V     |                                                                            |
| VIL                   | (ICSPCLK, ICSPDAT, MCLR/VPP) input low level                                                        |                            | _                                                       | _       | 0.2 VDD                       | V     |                                                                            |
| Vон                   | ICSPDAT output high level                                                                           |                            | VDD-0.7<br>VDD-0.7<br>VDD-0.7                           | _       | _                             | V     | IOH = 3.5 mA, VDD = 5V<br>IOH = 3 mA, VDD = 3.3V<br>IOH = 2 mA, VDD = 1.8V |
| Vol                   | ICSPDAT output low level                                                                            |                            | _                                                       | _       | Vss+0.6<br>Vss+0.6<br>Vss+0.6 | V     | IOH = 8 mA, VDD = 5V<br>IOH = 6 mA, VDD = 3.3V<br>IOH = 3 mA, VDD = 1.8V   |
|                       |                                                                                                     | Programming                | Mode Entry                                              | and Exi | t                             | I     | L                                                                          |
| TENTS                 | Programing mode entry setup time: ICSPCLK, ICSPDAT setup time before VDD or MCLR↑                   |                            | 100                                                     | _       | _                             | ns    |                                                                            |
| TENTH                 | Programing mode entry hold time: ICSPCLK, ICSPDAT hold time after VDD or MCLR↑                      |                            | 250                                                     |         | _                             | μS    |                                                                            |
|                       |                                                                                                     | Serial F                   | Program/Vei                                             | rify    |                               |       |                                                                            |
| TCKL                  | Clock Ligh Pulse Width                                                                              |                            | 100                                                     | _       | _                             | ns    |                                                                            |
| ТСКН                  | Clock High Pulse Width                                                                              |                            | 100                                                     | _       |                               | ns    |                                                                            |
| TDS<br>TDH            | Data in setup time before clock↓  Data in hold time after clock↓                                    |                            | 100<br>100                                              |         |                               | ns    |                                                                            |
| I DH                  | Clock↑ to data out valid (during a                                                                  |                            |                                                         |         |                               | ns    |                                                                            |
| Tco                   | Read Data command)  Clock↓ to data low-impedance (during a                                          |                            | 0                                                       | _       | 80                            | ns    |                                                                            |
| TLZD                  | Read Data command)                                                                                  |                            | 0                                                       | _       | 80                            | ns    |                                                                            |
| THZD                  | Clock↓ to data high-impedance (during a Read Data command)                                          |                            | 0                                                       | _       | 80                            | ns    |                                                                            |
| TDLY                  | Data input not driven to next clock input (delay required between command/data or command/ command) |                            | 1.0                                                     | _       | _                             | μS    |                                                                            |
| TERAB                 | Bulk Erase cycle time                                                                               |                            | _                                                       |         | 5                             | ms    |                                                                            |
| TERAR                 | Row Erase cycle time                                                                                |                            | —                                                       | _       | 2.5                           | ms    |                                                                            |

Note 1: Externally timed writes are not supported for Configuration and Calibration bits.

FIGURE 8-8: LVP ENTRY (POWERED)



### FIGURE 8-9: LVP ENTRY (POWERING UP)



### APPENDIX A: REVISION HISTORY

### Revision A (08/2010)

Original release of this document.

### Revision B (09/2011)

Added PIC16(L)F1512/1513 devices; Added new Figures 3-1 and 3-2; Updated Registers 3-1, 3-2 and 3-3 to new format; Updated Register 3-3 to add 2 kW and 4 kW Flash memory; Added Notes to Examples 7-1 to 7-4; Updated Table 8-1; Other minor corrections.



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address: www.microchip.com

Atlanta
Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

Boston

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA

Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444

Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Kuala Lumpur** Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

**Philippines - Manila** Tel: 63-2-634-9065 Fax: 63-2-634-9069

Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen

Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/02/11