



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 20MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART                                  |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 36                                                                         |
| Program Memory Size        | 28KB (16K x 14)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 1K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.3V ~ 5.5V                                                                |
| Data Converters            | A/D 28x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 40-UFQFN Exposed Pad                                                       |
| Supplier Device Package    | 40-UQFN (5x5)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f1519t-i-mv |

FIGURE 2-2: 28-PIN UQFN DIAGRAM FOR PIC16(L)F1512, PIC16(L)F1513, PIC16(L)F1516 AND PIC16(L)F1518







#### 3.0 MEMORY MAP

The memory for the PIC16(L)F151X/152X devices is broken into two sections: program memory and configuration memory. Only the size of the program memory changes between devices, the configuration memory remains the same.

FIGURE 3-1: PIC16(L)F1512 PROGRAM MEMORY MAPPING







TABLE 3-1: DEVICE ID VALUES

| DE///OF     | DEVICE ID VALUES |        |  |  |  |  |  |  |
|-------------|------------------|--------|--|--|--|--|--|--|
| DEVICE      | DEV              | REV    |  |  |  |  |  |  |
| PIC16F1527  | 0001 0101 101    | x xxxx |  |  |  |  |  |  |
| PIC16F1526  | 0001 0101 100    | x xxxx |  |  |  |  |  |  |
| PIC16LF1527 | 0001 0101 111    | x xxxx |  |  |  |  |  |  |
| PIC16LF1526 | 0001 0101 110    | x xxxx |  |  |  |  |  |  |
| PIC16F1519  | 0001 0110 111    | x xxxx |  |  |  |  |  |  |
| PIC16F1518  | 0001 0110 110    | x xxxx |  |  |  |  |  |  |
| PIC16F1517  | 0001 0110 101    | x xxxx |  |  |  |  |  |  |
| PIC16F1516  | 0001 0110 100    | x xxxx |  |  |  |  |  |  |
| PIC16F1513  | 0001 0110 010    | x xxxx |  |  |  |  |  |  |
| PIC16F1512  | 0001 0111 000    | x xxxx |  |  |  |  |  |  |
| PIC16LF1519 | 0001 0111 111    | x xxxx |  |  |  |  |  |  |
| PIC16LF1518 | 0001 0111 110    | x xxxx |  |  |  |  |  |  |
| PIC16LF1517 | 0001 0111 101    | x xxxx |  |  |  |  |  |  |
| PIC16LF1516 | 0001 0111 100    | x xxxx |  |  |  |  |  |  |
| PIC16LF1513 | 0001 0111 010    | x xxxx |  |  |  |  |  |  |
| PIC16LF1512 | 0001 0111 001    | x xxxx |  |  |  |  |  |  |

## 3.3 Configuration Words

There are two Configuration Words, Configuration Word 1 (8007h) and Configuration Word 2 (8008h). The individual bits within these Configuration Words are used to enable or disable device functions such as the Brown-out Reset, code protection and Power-up Timer.

#### 3.4 Calibration Words

The internal calibration values are factory calibrated and stored in Calibration Words 1 and 2 (8009h, 800Ah).

The Calibration Words do not participate in erase operations. The device can be erased without affecting the Calibration Words.

#### **REGISTER 3-2: CONFIGURATION WORD 1**

| R/P-1  | R/P-1 | R/P-1    | R/P-1 R/P-1 |  | U-1 |   |
|--------|-------|----------|-------------|--|-----|---|
| FCMEN  | IESO  | CLKOUTEN | BOREN<1:0>  |  | _   |   |
| bit 13 |       |          |             |  | bit | 8 |

| R/P-1 | R/P-1 | R/P-1 | R/P-1     | R/P-1 | R/P-1 | R/P-1 | R/P-1 |
|-------|-------|-------|-----------|-------|-------|-------|-------|
| CP    | MCLRE | PWRTE | WDTE<1:0> |       |       |       |       |
| bit 7 |       |       |           |       |       |       | bit 0 |

Legend:

R = Readable bit P = Programmable bit U = Unimplemented bit, read as '1

'0' = Bit is cleared '1' = Bit is set -n = Value when blank or after Bulk Erase

bit 13 FCMEN: Fail-Safe Clock Monitor Enable bit

1 = Fail-Safe Clock Monitor is enabled

0 = Fail-Safe Clock Monitor is disabled

bit 12 IESO: Internal External Switchover bit

1 = Internal/External Switchover mode is enabled 0 = Internal/External Switchover mode is disabled

bit 11 CLKOUTEN: Clock Out Enable bit

1 = CLKOUT function is disabled. I/O or oscillator function on CLKOUT pin.

0 = CLKOUT function is enabled on CLKOUT pin

bit 10-9 **BOREN<1:0>:** Brown-out Reset Enable bits<sup>(1)</sup>

11 = BOR enabled

10 = BOR enabled during operation and disabled in Sleep

01 = BOR controlled by SBOREN bit of the PCON register

00 = BOR disabled

bit 8 **Unimplemented:** Read as '1'

bit 7 **CP**: Code Protection bit<sup>(2)</sup>

1 = Program memory code protection is disabled

0 = Program memory code protection is enabled

bit 6 MCLRE: MCLR/VPP Pin Function Select bit

If LVP bit = 1:

This bit is ignored.

If LVP bit = 0:

1 =  $\overline{MCLR}/VPP$  pin function is  $\overline{MCLR}$ ; Weak pull-up enabled.

0 = MCLR/VPP pin function is digital input; MCLR internally disabled; Weak pull-up under control of WPUA register.

bit 5 **PWRTE**: Power-up Timer Enable bit<sup>(1)</sup>

1 = PWRT disabled

0 = PWRT enabled

bit 4-3 WDTE<1:0>: Watchdog Timer Enable bit

11 = WDT enabled

10 = WDT enabled while running and disabled in Sleep

01 = WDT controlled by the SWDTEN bit in the WDTCON register

00 = WDT disabled

bit 2-0 FOSC<2:0>: Oscillator Selection bits

111 = ECH: External Clock, High-Power mode: on CLKIN pin

110 = ECM: External Clock, Medium-Power mode: on CLKIN pin

101 = ECL: External Clock, Low-Power mode: on CLKIN pin

100 = INTOSC oscillator: I/O function on OSC1 pin

011 = EXTRC oscillator: RC function on OSC1 pin

010 = HS oscillator: High-speed crystal/resonator on OSC2 pin and OSC1 pin

001 = XT oscillator: Crystal/resonator on OSC2 pin and OSC1 pin

000 = LP oscillator: Low-power crystal on OSC2 pin and OSC1 pin

Note 1: Enabling Brown-out Reset does not automatically enable Power-up Timer.

2: The entire program memory will be erased when the code protection is turned off.

#### **REGISTER 3-3: CONFIGURATION WORD 2**

| R/P-1  | R/P-1 | R/P-1      | R/P-1 | R/P-1  | U-1   |
|--------|-------|------------|-------|--------|-------|
| LVP    | DEBUG | LPBOR BORV |       | STVREN | _     |
| bit 13 |       |            |       |        | bit 8 |

| U-1   | U-1 | U-1 | R/P-1                 | U-1 | U-1 | R/P-1 | R/P-1 |
|-------|-----|-----|-----------------------|-----|-----|-------|-------|
| _     | _   | _   | VCAPEN <sup>(2)</sup> | _   | _   | WRT<  | :1:0> |
| bit 7 |     |     |                       |     |     |       | bit 0 |

| Legend:              |                      |                                           |
|----------------------|----------------------|-------------------------------------------|
| R = Readable bit     | P = Programmable bit | U = Unimplemented bit, read as '1         |
| '0' = Bit is cleared | '1' = Bit is set     | -n = Value when blank or after Bulk Erase |

bit 13 LVP: Low-Voltage Programming Enable bit<sup>(1)</sup>

1 = Low-voltage programming enabled

0 = HV on  $\overline{MCLR}/VPP$  must be used for programming

bit 12 **DEBUG:** In-Circuit Debugger Mode bit

 ${\tt 1}$  = In-Circuit Debugger disabled, ICSPCLK and ICSPDAT are general purpose I/O pins

0 = In-Circuit Debugger enabled, ICSPCLK and ICSPDAT are dedicated to the debugger

bit 11 LPBOR: Low-Power BOR

1 = Low-Power BOR is disabled

0 = Low-Power BOR is enabled

bit 10 BORV: Brown-out Reset Voltage Selection bit

1 = Brown-out Reset voltage (VBOR), low trip point selected

0 = Brown-out Reset voltage (VBOR), high trip point selected

bit 9 STVREN: Stack Overflow/Underflow Reset Enable bit

1 = Stack Overflow or Underflow will cause a Reset

0 = Stack Overflow or Underflow will not cause a Reset

bit 8-5 **Unimplemented:** Read as '1'

bit 4

VCAPEN: Voltage Regulator Capacitor Enable bits<sup>(1)</sup>

0 = VCAP functionality is enabled on VCAP pin

1 = All VCAP pin functions are disabled

bit 3-2 Unimplemented: Read as '1'

bit 1-0 WRT<1:0>: Flash Memory Self-Write Protection bits

2 kW Flash memory (PIC16(L)F1512):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 7FFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 400h to 7FFh may be modified by PMCON control

00 = 000h to 7FFh write-protected, no addresses may be modified by PMCON control

4 kW Flash memory (PIC16(L)F1513):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to FFFh may be modified by PMCON control

01 = 000h to 7FFh write-protected, 800h to FFFh may be modified by PMCON control

00 = 000h to FFFh write-protected, no addresses may be modified by PMCON control

8 kW Flash memory (PIC16F/LF1516/1517/1526):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 1FFFh may be modified by PMCON control

01 = 000h to FFFh write-protected, 1000h to 1FFFh may be modified by PMCON control

00 = 000h to 1FFFh write-protected, no addresses may be modified by PMCON control

16 kW Flash memory (PIC16F/LF1518/1519/1527):

11 = Write protection off

10 = 000h to 1FFh write-protected, 200h to 3FFFh may be modified by PMCON control

01 = 000h to 1FFFh write-protected, 2000h to 3FFFh may be modified by PMCON control

00 = 000h to 3FFFh write-protected, no addresses may be modified by PMCON control

Note 1: The LVP bit cannot be programmed to '0' when Programming mode is entered via LVP.

Applies to PIC16F151X/152X devices only. On PIC16LF151X/152X, the VCAPEN bit is unimplemented.

## 4.3 Program/Verify Commands

The PIC16(L)F151X/152X implements 10 programming commands; each six bits in length. The commands are summarized in Table 4-1.

Commands that have data associated with them are specified to have a minimum delay of TDLY between the command and the data. After this delay 16 clocks are required to either clock in or clock out the 14-bit data word. The first clock is for the Start bit and the last clock is for the Stop bit.

TABLE 4-1: COMMAND MAPPING

| Command                            |   |      |        | Маррі | Data/Note |   |     |                  |
|------------------------------------|---|------|--------|-------|-----------|---|-----|------------------|
|                                    |   | Bina | ary (M | Sb l  | LSb)      |   | Hex |                  |
| Load Configuration                 | Х | 0    | 0      | 0     | 0         | 0 | 00h | 0, data (14), 0  |
| Load Data For Program Memory       | Х | 0    | 0      | 0     | 1         | 0 | 02h | 0, data (14), 0  |
| Read Data From Program Memory      | Х | 0    | 0      | 1     | 0         | 0 | 04h | 0, data (14), 0  |
| Increment Address                  | Х | 0    | 0      | 1     | 1         | 0 | 06h | _                |
| Reset Address                      | Х | 1    | 0      | 1     | 1         | 0 | 16h | _                |
| Begin Internally Timed Programming | Х | 0    | 1      | 0     | 0         | 0 | 08h | _                |
| Begin Externally Timed Programming | Х | 1    | 1      | 0     | 0         | 0 | 18h | _                |
| End Externally Timed Programming   | Х | 0    | 1      | 0     | 1         | 0 | 0Ah | _                |
| Bulk Erase Program Memory          | Х | 0    | 1      | 0     | 0         | 1 | 09h | Internally Timed |
| Row Erase Program Memory           | Х | 1    | 0      | 0     | 0         | 1 | 11h | Internally Timed |

#### 4.3.1 LOAD CONFIGURATION

The Load Configuration command is used to access the configuration memory (User ID Locations, Configuration Words, Calibration Words). The Load Configuration command sets the address to 8000h and loads the data latches with one word of data (see Figure 4-1).

After issuing the Load Configuration command, use the Increment Address command until the proper address to be programmed is reached. The address is then programmed by issuing either the Begin Internally Timed Programming or Begin Externally Timed Programming command.

Note: Externally timed writes are not supported for Configuration and Calibration bits. Any externally timed write to the Configuration or Calibration Word will have no effect on the targeted word.

The only way to get back to the program memory (address 0) is to exit Program/Verify mode or issue the Reset Address command after the configuration memory has been accessed by the Load Configuration command.

FIGURE 4-1: LOAD CONFIGURATION



# 4.3.2 LOAD DATA FOR PROGRAM MEMORY

The Load Data for Program Memory command is used to load one 14-bit word into the data latches. The word programs into program memory after the Begin Internally Timed Programming or Begin Externally Timed Programming command is issued (see Figure 4-2).

FIGURE 4-2: LOAD DATA FOR PROGRAM MEMORY



## 4.3.3 READ DATA FROM PROGRAM MEMORY

The Read Data from Program Memory command will transmit data bits out of the program memory map currently accessed, starting with the second rising edge of the clock input. The ICSPDAT pin will go into Output mode on the first falling clock edge, and it will revert to Input mode (high-impedance) after the 16th falling edge of the clock. If the program memory is code-protected  $(\overline{CP})$ , the data will be read as zeros (see Figure 4-3).

FIGURE 4-3: READ DATA FROM PROGRAM MEMORY



#### 4.3.4 INCREMENT ADDRESS

The address is incremented when this command is received. It is not possible to decrement the address. To reset this counter, the user must use the Reset Address command or exit Program/Verify mode and reenter it. If the address is incremented from address 7FFFh, it will wrap-around to location 0000h. If the address is incremented from FFFFh, it will wrap-around to location 8000h.

FIGURE 4-4: INCREMENT ADDRESS



#### 4.3.5 RESET ADDRESS

The Reset Address command will reset the address to 0000h, regardless of the current value. The address is used in program memory or the configuration memory.

FIGURE 4-5: RESET ADDRESS



# 4.3.6 BEGIN INTERNALLY TIMED PROGRAMMING

A Load Configuration or Load Data for Program Memory command must be given before every Begin Programming command. Programming of the addressed memory will begin after this command is received. An internal timing mechanism executes the write. The user must allow for the program cycle time, TPINT, for the programming to complete.

The End Externally Timed Programming command is not needed when the Begin Internally Timed Programming is used to start the programming.

The program memory address that is being programmed is not erased prior to being programmed.

FIGURE 4-6: BEGIN INTERNALLY TIMED PROGRAMMING



# 4.3.7 BEGIN EXTERNALLY TIMED PROGRAMMING

A Load Configuration or Load Data for Program Memory command must be given before every Begin Programming command. Programming of the addressed memory will begin after this command is received. To complete the programming the End Externally Timed Programming command must be sent in the specified time window defined by TPEXT (see Figure 4-7).

Externally timed writes are not supported for Configuration and Calibration bits. Any externally timed write to the Configuration or Calibration Word will have no effect on the targeted word.

FIGURE 4-7: BEGIN EXTERNALLY TIMED PROGRAMMING



# 4.3.8 END EXTERNALLY TIMED PROGRAMMING

This command is required after a Begin Externally Timed Programming command is given. This command must be sent within the time window specified by TPEXT after the Begin Externally Timed Programming command is sent.

After sending the End Externally Timed Programming command, an additional delay (TDIS) is required before sending the next command. This delay is longer than the delay ordinarily required between other commands (see Figure 4-8).

#### FIGURE 4-8: END EXTERNALLY TIMED PROGRAMMING



#### 4.3.9 BULK ERASE PROGRAM MEMORY

The Bulk Erase Program Memory command performs two different functions dependent on the current state of the address.

Address 0000h-7FFFh:

Program Memory is erased Configuration Words are erased

Address 8000h-8008h:

Program Memory is erased Configuration Words are erased User ID Locations are erased

A Bulk Erase Program Memory command should not be issued when the address is greater than 8008h.

After receiving the Bulk Erase Program Memory command the erase will not complete until the time interval, TERAB, has expired.

#### FIGURE 4-9: BULK ERASE PROGRAM MEMORY



## FIGURE 5-6: ERASE FLOWCHART



#### **EXAMPLE 7-4:** CHECKSUM COMPUTED WITH PROGRAM CODE PROTECTION ENABLED PIC16LF1527, 00AAh AT FIRST AND LAST ADDRESS

| PIC16LF1527  | Configuration Word             | 1 <sup>(2)</sup>           | 3F7Fh                            |
|--------------|--------------------------------|----------------------------|----------------------------------|
|              | Configuration Word             | 1 mask <sup>(3)</sup>      | 3EFFh                            |
|              | Configuration Word             | 2 <sup>(2)</sup>           | 3FFFh                            |
|              | Configuration Word             | 2 mask <sup>(3), (5)</sup> | 3E03h                            |
|              | User ID (8000h) <sup>(1)</sup> |                            | 000Eh                            |
|              | User ID (8001h) <sup>(1)</sup> |                            | 0008h                            |
|              | User ID (8002h) <sup>(1)</sup> |                            | 0005h                            |
|              | User ID (8003h) <sup>(1)</sup> |                            | 0008h                            |
|              | Sum of User IDs(4)             | = (000Eh and 000Fh) << 1   | 2 + (0008h and 000Fh) << 8 +     |
|              |                                | (0005h and 000Fh) << 4     | + (0008h and 000Fh)              |
|              |                                | = E000h + 0800h + 0050h -  | + 0008h                          |
|              |                                | = E858h                    |                                  |
|              | Checksum                       | = (3F7Fh and 3EFFh) + (3F  | FFh and 3E03h) + Sum of User IDs |
|              |                                | = 3E7Fh +3E03h + E858h     |                                  |
|              |                                | = 64DAh                    |                                  |
| Note 1: User | ID values in this exam         | ole are random values      |                                  |

- User ID values in this example are random values.
  - 2: Configuration Word 1 and 2 = all bits are '1' except the code-protect enable bit.
  - 3: Configuration Word 1 and 2 Mask = all Configuration Word bits are set to '1', except for unimplemented bits which read '0'.
  - 4: << = shift left, thus the LSb of the first user ID value is the MSb of the sum of user IDs and so on, until the LSb of the last user ID value becomes the LSb of the sum of user IDs.
  - 5: On the PIC16LF1527 device, the VCAPEN bit is not implemented in Configuration Word 2; thus, all unimplemented bits are '0'.

## 8.0 ELECTRICAL SPECIFICATIONS

Refer to device specific data sheet for absolute maximum ratings.

TABLE 8-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

| AC/DC C    | HARACTERISTICS                                                             |                               | Standard (<br>Production |         | Conditions<br>25°C            | 3                                                                          |                                                                          |
|------------|----------------------------------------------------------------------------|-------------------------------|--------------------------|---------|-------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------|
| Sym.       | Characteristics                                                            | Min.                          | Тур.                     | Max.    | Units                         | Conditions/Comments                                                        |                                                                          |
|            |                                                                            | Supply Volt                   | ages and C               | urrents |                               |                                                                            |                                                                          |
| VDD        | Supply Voltage                                                             | PIC16F151X<br>PIC16F152X      | 2.3                      | -       | 5.5                           | V                                                                          |                                                                          |
|            | (VDDMIN, VDDMAX)                                                           | PIC16LF151X<br>PIC16LF152X    | 1.8                      | _       | 3.6                           | V                                                                          |                                                                          |
| VPEW       | Read/Write and Row Erase opera                                             | tions                         | VDDMIN                   |         | VDDMAX                        | V                                                                          |                                                                          |
| VPBE       | Bulk Erase operations                                                      |                               | 2.7                      | _       | VDDMAX                        | V                                                                          |                                                                          |
| Iddi       | Current on VDD, Idle                                                       |                               | _                        | _       | 1.0                           | mA                                                                         |                                                                          |
| IDDP       | Current on VDD, Programming                                                |                               | _                        | _       | 3.0                           | mA                                                                         |                                                                          |
|            | VPP                                                                        |                               |                          |         |                               |                                                                            |                                                                          |
| IPP        | Current on MCLR/VPP                                                        |                               | _                        | _       | 600                           | μА                                                                         |                                                                          |
| VIHH       | High voltage on MCLR/VPP for Program/Verify mode entry                     |                               | 8.0                      | _       | 9.0                           | V                                                                          |                                                                          |
| TVHHR      | MCLR rise time (VIL to VIHH) for Program/Verify mode entry                 |                               | _                        | _       | 1.0                           | μS                                                                         |                                                                          |
|            | I/O pins                                                                   |                               |                          |         |                               |                                                                            |                                                                          |
| VIH        | (ICSPCLK, ICSPDAT, MCLR/VPP level                                          | 0.8 VDD                       | _                        | _       | V                             |                                                                            |                                                                          |
| VIL        | (ICSPCLK, ICSPDAT, MCLR/VPP                                                | _                             | _                        | 0.2 VDD | V                             |                                                                            |                                                                          |
| Vон        | ICSPDAT output high level                                                  | VDD-0.7<br>VDD-0.7<br>VDD-0.7 | _                        | _       | V                             | IOH = 3.5 mA, VDD = 5V<br>IOH = 3 mA, VDD = 3.3V<br>IOH = 2 mA, VDD = 1.8V |                                                                          |
| Vol        | ICSPDAT output low level                                                   |                               |                          | _       | Vss+0.6<br>Vss+0.6<br>Vss+0.6 | V                                                                          | IOH = 8 mA, VDD = 5V<br>IOH = 6 mA, VDD = 3.3V<br>IOH = 3 mA, VDD = 1.8V |
|            |                                                                            | Programming                   | Mode Entry               | and Exi | t                             | I                                                                          | L                                                                        |
| TENTS      | Programing mode entry setup tim ICSPDAT setup time before VDD              |                               | 100                      | _       | _                             | ns                                                                         |                                                                          |
| TENTH      | Programing mode entry hold time ICSPDAT hold time after VDD or N           | //CLR↑                        | 250                      |         | _                             | μS                                                                         |                                                                          |
|            |                                                                            | Serial F                      | Program/Vei              | rify    |                               |                                                                            |                                                                          |
| TCKL       | Clock Low Pulse Width                                                      |                               | 100                      | _       | _                             | ns                                                                         |                                                                          |
| ТСКН       | Clock High Pulse Width                                                     |                               | 100                      | _       |                               | ns                                                                         |                                                                          |
| TDS<br>TDH | Data in setup time before clock↓  Data in hold time after clock↓           |                               | 100<br>100               |         |                               | ns                                                                         |                                                                          |
| I DH       | Clock↑ to data out valid (during a                                         |                               |                          |         |                               | ns                                                                         |                                                                          |
| Tco        | Read Data command)  Clock↓ to data low-impedance (di                       | uring a                       | 0                        | _       | 80                            | ns                                                                         |                                                                          |
| TLZD       | Read Data command)                                                         | _                             | 0                        | _       | 80                            | ns                                                                         |                                                                          |
| THZD       | Clock↓ to data high-impedance (o<br>Read Data command)                     | -                             | 0                        | _       | 80                            | ns                                                                         |                                                                          |
| TDLY       | Data input not driven to next clock required between command/data command) |                               | 1.0                      | _       | _                             | μS                                                                         |                                                                          |
| TERAB      | Bulk Erase cycle time                                                      |                               | _                        |         | 5                             | ms                                                                         |                                                                          |
| TERAR      | Row Erase cycle time                                                       |                               | _                        | _       | 2.5                           | ms                                                                         |                                                                          |

Note 1: Externally timed writes are not supported for Configuration and Calibration bits.

TABLE 8-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY

| I ACANC CHADACTEDISTICS |                                                        | Standard Operating Conditions Production tested at 25°C |      |          |          |                                    |  |
|-------------------------|--------------------------------------------------------|---------------------------------------------------------|------|----------|----------|------------------------------------|--|
| Sym.                    | Characteristics                                        | Min.                                                    | Тур. | Max.     | Units    | Conditions/Comments                |  |
| TPINT                   | Internally timed programming operation time            |                                                         |      | 2.5<br>5 | ms<br>ms | Program memory Configuration Words |  |
| TPEXT                   | Externally timed programming pulse                     | 1.0                                                     | _    | 2.1      | ms       | Note 1                             |  |
| TDIS                    | Time delay from program to compare (HV discharge time) | 300                                                     | _    | _        | μS       |                                    |  |
| TEXIT                   | Time delay when exiting Program/Verify mode            | 1                                                       | _    | _        | μS       |                                    |  |

Note 1: Externally timed writes are not supported for Configuration and Calibration bits.

## 8.1 AC Timing Diagrams

FIGURE 8-1: PROGRAMMING MODE ENTRY – VDD FIRST



FIGURE 8-2: PROGRAMMING MODE ENTRY – VPP FIRST



FIGURE 8-3: PROGRAMMING MODE EXIT – VPP LAST



FIGURE 8-4: PROGRAMMING MODE EXIT – VDD LAST



## **APPENDIX A: REVISION HISTORY**

## Revision A (08/2010)

Original release of this document.

## Revision B (09/2011)

Added PIC16(L)F1512/1513 devices; Added new Figures 3-1 and 3-2; Updated Registers 3-1, 3-2 and 3-3 to new format; Updated Register 3-3 to add 2 kW and 4 kW Flash memory; Added Notes to Examples 7-1 to 7-4; Updated Table 8-1; Other minor corrections.

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010-2011, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-61341-635-8

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2009

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



## **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199

Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta Duluth, GA

Tel: 678-957-9614 Fax: 678-957-1455

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

Dallas

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit

Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara

Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto

Mississauga, Ontario,

Canada

Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2401-1200 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511

Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588

Fax: 86-23-8980-9588

**China - Hangzhou** Tel: 86-571-2819-3187

Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2401-1200

Fax: 852-2401-3431
China - Nanjing

Tel: 86-25-8473-2460

Fax: 86-25-8473-2470

China - Qingdao

Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533

Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829

Fax: 86-24-2334-2829

China - Shenzhen

Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

China - Xian

Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

China - Xiamen

Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

Japan - Yokohama

Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul

Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung

Tel: 886-7-536-4818 Fax: 886-7-330-9305

Taiwan - Taipei

Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

### EUROPE

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Munich

Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen

Tel: 31-416-690399 Fax: 31-416-690340

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** 

Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/02/11