Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | D-4-ii- | | |----------------------------|--------------------------------------------------------------------------| | Details | | | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 25MHz | | Connectivity | I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V | | Data Converters | A/D 4x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-TQFP | | Supplier Device Package | 48-TQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm32hg321f32g-b-qfp48 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1. ### 2.1.4 Direct Memory Access Controller (DMA) The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 $\mu$ DMA controller licensed from ARM. ### 2.1.5 Reset Management Unit (RMU) The RMU is responsible for handling the reset functionality of the EFM32HG. ### 2.1.6 Energy Management Unit (EMU) The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32HG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks. ### 2.1.7 Clock Management Unit (CMU) The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32HG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive. ## 2.1.8 Watchdog (WDOG) The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure. ## 2.1.9 Peripheral Reflex System (PRS) The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS. ## 2.1.10 Low Energy USB The unique Low Energy USB peripheral provides a full-speed USB 2.0 compliant device controller and PHY with ultra-low current consumption. The device supports both full-speed (12MBit/s) and low speed (1.5MBit/s) operation, and includes a dedicated USB oscillator with clock recovery mechanism for crystal-free operation. No external components are required. The Low Energy Mode ensures the current consumption is optimized and enables USB communication on a strict power budget. The USB device includes an internal dedicated descriptor-based Scatter/Gather DMA and supports up to 3 OUT endpoints and 3 IN endpoints, in addition to endpoint 0. The on-chip PHY includes software controllable pull-up and pull-down resistors. ## 2.1.11 Inter-Integrated Circuit Interface (I2C) The I<sup>2</sup>C module provides an interface between the MCU and a serial I<sup>2</sup>C-bus. It is capable of acting as both a master and a slave, and supports multi-master buses. Both standard-mode, fast-mode and fast-mode plus speeds are supported, allowing transmission rates all the way from 10 kbit/s up to 1 Mbit/s. Slave arbitration and timeouts are also provided to allow implementation of an SMBus compliant system. The interface provided to software by the I<sup>2</sup>C module, allows both fine-grained control of the transmission process and close to automatic transfers. Automatic recognition of slave addresses is provided in all energy modes. # 2.1.12 Universal Synchronous/Asynchronous Receiver/Transmitter (US-ART) The Universal Synchronous Asynchronous serial Receiver and Transmitter (USART) is a very flexible serial I/O module. It supports full duplex asynchronous UART communication as well as RS-485, SPI, MicroWire and 3-wire. It can also interface with ISO7816 SmartCards, IrDA and I2S devices. ### 2.1.13 Pre-Programmed USB/UART Bootloader The bootloader presented in application note AN0042 is pre-programmed in the device at factory. The bootloader enables users to program the EFM32 through a UART or a USB CDC class virtual UART without the need for a debugger. The autobaud feature, interface and commands are described further in the application note. # 2.1.14 Low Energy Universal Asynchronous Receiver/Transmitter (LEUART) The unique LEUART<sup>TM</sup>, the Low Energy UART, is a UART that allows two-way UART communication on a strict power budget. Only a 32.768 kHz clock is needed to allow UART communication up to 9600 baud/s. The LEUART includes all necessary hardware support to make asynchronous serial communication possible with minimum of software intervention and energy consumption. ## 2.1.15 Timer/Counter (TIMER) The 16-bit general purpose Timer has 3 compare/capture channels for input capture and compare/Pulse-Width Modulation (PWM) output. TIMER0 also includes a Dead-Time Insertion module suitable for motor control applications. ## 2.1.16 Real Time Counter (RTC) The Real Time Counter (RTC) contains a 24-bit counter and is clocked either by a 32.768 kHz crystal oscillator, or a 32.768 kHz RC oscillator. In addition to energy modes EM0 and EM1, the RTC is also available in EM2. This makes it ideal for keeping track of time since the RTC is enabled in EM2 where most of the device is powered down. ## 2.1.17 Pulse Counter (PCNT) The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3. ## 2.1.18 Analog Comparator (ACMP) The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ### 2.1.19 Voltage Comparator (VCMP) The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator. ## 2.1.20 Analog to Digital Converter (ADC) The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 4 external pins and 6 internal signals. ### 2.1.21 Current Digital to Analog Converter (IDAC) The current digital to analog converter can source or sink a configurable constant current, which can be output on, or sinked from pin or ADC. The current is configurable with several ranges of various step sizes. ### 2.1.22 General Purpose Input/Output (GPIO) In the EFM32HG321, there are 35 General Purpose Input/Output (GPIO) pins, which are divided into ports with up to 16 pins each. These pins can individually be configured as either an output or input. More advanced configurations like open-drain, filtering and drive strength can also be configured individually for the pins. The GPIO pins can also be overridden by peripheral pin connections, like Timer PWM outputs or USART communication, which can be routed to several locations on the device. The GPIO supports up to 16 asynchronous external pin interrupts, which enables interrupts from any pin on the device. Also, the input value of a pin can be routed through the Peripheral Reflex System to other peripherals. ## 2.2 Configuration Summary The features of the EFM32HG321 is a subset of the feature set described in the EFM32HG Reference Manual. Table 2.1 (p. 6) describes device specific implementation of the features. Table 2.1. Configuration Summary | Module | Configuration | Pin Connections | |------------|--------------------------------------|------------------------------------------------| | Cortex-M0+ | Full configuration | NA | | DBG | Full configuration | DBG_SWCLK, DBG_SWDIO, | | MSC | Full configuration | NA | | DMA | Full configuration | NA | | RMU | Full configuration | NA | | EMU | Full configuration | NA | | CMU | Full configuration | CMU_OUT0, CMU_OUT1 | | WDOG | Full configuration | NA | | PRS | Full configuration | NA | | USB | Full configuration | USB_VREGI, USB_VREGO, USB_DM, USB_DMPU, USB_DP | | I2C0 | Full configuration | I2C0_SDA, I2C0_SCL | | USART0 | Full configuration with IrDA and I2S | US0_TX, US0_RX. US0_CLK, US0_CS | | USART1 | Full configuration with I2S and IrDA | US1_TX, US1_RX, US1_CLK, US1_CS | # **3.4 Current Consumption** Table 3.3. Current Consumption | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------------| | | | 24 MHz HFXO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 148 | 158 | μΑ/<br>MHz | | | | 24 MHz HFXO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 153 | 163 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 161 | 172 | μΑ/<br>MHz | | | | 24 MHz USHFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 163 | 174 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 127 | 137 | μΑ/<br>MHz | | | | 24 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 129 | 139 | μΑ/<br>MHz | | | | 21 MHz HFRCO, all peripher-<br>al clocks disabled, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | | 131 | 140 | μΑ/<br>MHz | | I <sub>EMO</sub> | EM0 current. No prescaling. Running prime number cal- | 21 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 134 | 143 | μΑ/<br>MHz | | ·EINIO | culation code from Flash. | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 134 | 143 | μΑ/<br>MHz | | | | 14 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 137 | 145 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 136 | 144 | μΑ/<br>MHz | | | | 11 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =85°C | | 139 | 148 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, V <sub>DD</sub> = 3.0 V, T <sub>AMB</sub> =25°C | | 142 | 150 | μΑ/<br>MHz | | | | 6.6 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 146 | 154 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =25°C | | 184 | 196 | μΑ/<br>MHz | | | | 1.2 MHz HFRCO, all peripheral clocks disabled, $V_{DD}$ = 3.0 V, $T_{AMB}$ =85°C | | 194 | 208 | μΑ/<br>MHz | Figure 3.9. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 11 MHz Figure 3.10. EM1 Current consumption with all peripheral clocks disabled and HFRCO running at 6.6 MHz www.silabs.com ## 3.4.3 EM2 Current Consumption Figure 3.11. EM2 current consumption. RTC prescaled to 1kHz, 32.768 kHz LFRCO. ## 3.4.4 EM3 Current Consumption Figure 3.12. EM3 current consumption. www.silabs.com Table 3.5. Power Management | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|------|------| | V | BOD threshold on | ЕМ0 | 1.74 | | 1.96 | V | | V <sub>BODextthr</sub> - | falling external sup-<br>ply voltage | EM2 | 1.71 | 1.86 | 1.98 | V | | V <sub>BODextthr+</sub> | BOD threshold on rising external supply voltage | | | 1.85 | | V | | t <sub>RESET</sub> | Delay from reset<br>is released until<br>program execution<br>starts | Applies to Power-on Reset,<br>Brown-out Reset and pin reset. | | 163 | | μs | | C <sub>DECOUPLE</sub> | Voltage regulator decoupling capacitor. | X5R capacitor recommended.<br>Apply between DECOUPLE pin<br>and GROUND | | 1 | | μF | | C <sub>USB_VREGO</sub> | USB voltage regulator out decoupling capacitor. | X5R capacitor recommended.<br>Apply between USB_VREGO<br>pin and GROUND | | 1 | | μF | | C <sub>USB_VREGI</sub> | USB voltage regulator in decoupling capacitor. | X5R capacitor recommended.<br>Apply between USB_VREGI<br>pin and GROUND | | 4.7 | | μF | ## 3.7 Flash Table 3.6. Flash | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |----------------------|-----------------------------------------------------|-------------------------|-------|------|----------------|--------| | EC <sub>FLASH</sub> | Flash erase cycles before failure | | 20000 | | | cycles | | | | T <sub>AMB</sub> <150°C | 10000 | | | h | | RET <sub>FLASH</sub> | Flash data retention | T <sub>AMB</sub> <85°C | 10 | | | years | | | | T <sub>AMB</sub> <70°C | 20 | | | years | | t <sub>W_PROG</sub> | Word (32-bit) programming time | | 20 | | | μs | | t <sub>P_ERASE</sub> | Page erase time | | 20 | 20.4 | 20.8 | ms | | t <sub>D_ERASE</sub> | Device erase time | | 40 | 40.8 | 41.6 | ms | | I <sub>ERASE</sub> | Erase current | | | | 7 <sup>1</sup> | mA | | I <sub>WRITE</sub> | Write current | | | | 7 <sup>1</sup> | mA | | V <sub>FLASH</sub> | Supply voltage dur-<br>ing flash erase and<br>write | | 1.98 | | 3.8 | V | <sup>&</sup>lt;sup>1</sup>Measured at 25°C ## 3.8 General Purpose Input Output Table 3.7. GPIO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------|--------------------|-----------|---------------------|-----|---------------------|------| | V <sub>IOIL</sub> | Input low voltage | | | | 0.30V <sub>DD</sub> | V | | V <sub>IOIH</sub> | Input high voltage | | 0.70V <sub>DD</sub> | | | V | Figure 3.16. Typical Low-Level Output Current, 3V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.18. Typical Low-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH Figure 3.19. Typical High-Level Output Current, 3.8V Supply Voltage GPIO\_Px\_CTRL DRIVEMODE = LOWEST GPIO\_Px\_CTRL DRIVEMODE = STANDARD GPIO\_Px\_CTRL DRIVEMODE = HIGH ### 3.9.4 HFRCO Table 3.11. HFRCO | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-----------------------------|--------------------------------------------------------|------------------------------|-------|-------------------|-------|--------| | | | 24 MHz frequency band | 23.28 | 24.0 | 24.72 | MHz | | | | 21 MHz frequency band | 20.37 | 21.0 | 21.63 | MHz | | f | Oscillation frequen- | 14 MHz frequency band | 13.58 | 14.0 | 14.42 | MHz | | f <sub>HFRCO</sub> | cy, V <sub>DD</sub> = 3.0 V,<br>T <sub>AMB</sub> =25°C | 11 MHz frequency band | 10.67 | 11.0 | 11.33 | MHz | | | | 7 MHz frequency band | 6.40 | 6.60 | 6.80 | MHz | | | | 1 MHz frequency band | 1.15 | 1.20 | 1.25 | MHz | | t <sub>HFRCO_settling</sub> | Settling time after start-up | f <sub>HFRCO</sub> = 14 MHz | | 0.6 | | Cycles | | | Current consump- | f <sub>HFRCO</sub> = 24 MHz | | 158 | 184 | μΑ | | | | f <sub>HFRCO</sub> = 21 MHz | | 143 | 175 | μΑ | | 1 | | f <sub>HFRCO</sub> = 14 MHz | | 113 | 140 | μΑ | | I <sub>HFRCO</sub> | tion | f <sub>HFRCO</sub> = 11 MHz | | 101 | 125 | μΑ | | | | f <sub>HFRCO</sub> = 6.6 MHz | | 84 | 105 | μΑ | | | | f <sub>HFRCO</sub> = 1.2 MHz | | 27 | 40 | μΑ | | | | 24 MHz frequency band | | 66.8 <sup>1</sup> | | kHz | | | | 21 MHz frequency band | | 52.8 <sup>1</sup> | | kHz | | TUNESTEP <sub>H-</sub> | Frequency step for LSB change in | 14 MHz frequency band | | 36.9 <sup>1</sup> | | kHz | | FRCO | TUNING value | 11 MHz frequency band | | 30.1 <sup>1</sup> | | kHz | | | | 7 MHz frequency band | | 18.0 <sup>1</sup> | | kHz | | | | 1 MHz frequency band | | 3.4 | | kHz | <sup>1</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 21 MHz across operating conditions. Figure 3.21. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------| | t <sub>ADCACQVDD3</sub> | Required acquisition time for VDD/3 reference | | 2 | | | μs | | | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode | | | 5 | | μs | | <sup>†</sup> ADCSTART | Startup time of reference generator and ADC core in KEEPADCWARM mode | | | 1 | | μs | | | | 1 MSamples/s, 12 bit, single ended, internal 1.25V reference | | 59 | | dB | | | | 1 MSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 1 MSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, internal 1.25V reference | | 60 | | dB | | | Signal to Noise Ra- | 1 MSamples/s, 12 bit, differential, internal 2.5V reference | | 65 | | dB | | | | 1 MSamples/s, 12 bit, differential, 5V reference | | 54 | | dB | | | | 1 MSamples/s, 12 bit, differential, V <sub>DD</sub> reference | | 67 | | dB | | CNID | | 1 MSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 69 | | dB | | SNR <sub>ADC</sub> | tio (SNR) | 200 kSamples/s, 12 bit, single ended, internal 1.25V reference | | 62 | | dB | | | | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference | | 67 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 1.25V reference | | 63 | | dB | | | | 200 kSamples/s, 12 bit, differential, internal 2.5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 5V reference | | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, V <sub>DD</sub> reference | 63 | 66 | | dB | | | | 200 kSamples/s, 12 bit, differential, 2xV <sub>DD</sub> reference | | 70 | | dB | | SINAD <sub>ADC</sub> | SIgnal-to-Noise<br>And Distortion-ratio<br>(SINAD) | 1 MSamples/s, 12 bit, single ended, internal 1.25V reference | | 58 | | dB | | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|------|-----|-------| | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 8.5 | | μА | | I <sub>STEP</sub> | Step size | | | 0.5 | | μΑ | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 0.62 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 2.8 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 94.4 | | nA/V | ## Table 3.22. IDAC Range 3 Source | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|--------------------------------------------------|-----|-------|-----|-------| | 1 | Active current with | EM0, default settings | | 18.7 | | μΑ | | I <sub>IDAC</sub> | STEPSEL=0x10 | Duty-cycled | | 10 | | nA | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 33.9 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = V <sub>DD</sub> - 100 mV | | 3.54 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 159.5 | | nA/V | ## Table 3.23. IDAC Range 3 Sink | Symbol | Parameter | Condition | Min | Тур | Max | Unit | |--------------------|-----------------------------------------------|---------------------------------------|-----|-------|-----|-------| | I <sub>IDAC</sub> | Active current with STEPSEL=0x10 | EM0, default settings | | 62.5 | | μΑ | | I <sub>0x10</sub> | Nominal IDAC output current with STEPSEL=0x10 | | | 34.1 | | μΑ | | I <sub>STEP</sub> | Step size | | | 2.0 | | μA | | I <sub>D</sub> | Current drop at high impedance load | V <sub>IDAC_OUT</sub> = 200 mV | | 1.75 | | % | | TC <sub>IDAC</sub> | Temperature coefficient | V <sub>DD</sub> = 3.0 V, STEPSEL=0x10 | | 10.9 | | nA/°C | | VC <sub>IDAC</sub> | Voltage coefficient | T = 25 °C, STEPSEL=0x10 | | 148.6 | | nA/V | #### Table 3.24. IDAC | Symbol | Parameter | Min | Тур | Max | Unit | |------------------------|-----------------------------------------------|-----|-----|-----|------| | t <sub>IDACSTART</sub> | Start-up time, from enabled to output settled | | 40 | | μs | Figure 3.35. IDAC Sink Current as a function of voltage from IDAC\_OUT Figure 3.36. IDAC linearity | | QFP48 Pin#<br>and Name | Pin Alternate Functionality / Description | | | | | | | | | |-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------------------------------|---------------------------|--|--|--|--|--| | Pin # | Pin Name | Analog | Timers | Communication | Other | | | | | | | 3 | PA2 | | TIM0_CC2 #0/1 | | CMU_CLK0 #0 | | | | | | | 4 | IOVDD_0 | Digital IO power supply 0. | | | | | | | | | | 5 | VSS | Ground. | | | | | | | | | | 6 | PC0 | ACMP0_CH0 | TIM0_CC1 #4<br>PCNT0_S0IN #2 | US0_TX #5/6<br>US1_TX #0<br>US1_CS #5<br>I2C0_SDA #4 | PRS_CH2 #0 | | | | | | | 7 | PC1 | ACMP0_CH1 | TIM0_CC2 #4<br>PCNT0_S1IN #2 | US0_RX #5/6<br>US1_TX #5<br>US1_RX #0<br>I2C0_SCL #4 | PRS_CH3 #0 | | | | | | | 8 | PC2 | ACMP0_CH2 | TIM0_CDTI0 #4 | US1_RX #5 | | | | | | | | 9 | PC3 | ACMP0_CH3 | TIM0_CDTI1 #4 | US1_CLK #5 | | | | | | | | 10 | PC4 | ACMP0_CH4 | TIM0_CDTI2 #4 | | GPIO_EM4WU6 | | | | | | | 11 | PB7 | LFXTAL_P | TIM1_CC0 #3 | US0_TX #4<br>US1_CLK #0 | | | | | | | | 12 | PB8 | LFXTAL_N | TIM1_CC1 #3 | US0_RX #4<br>US1_CS #0 | | | | | | | | 13 | PA8 | | TIM2_CC0 #0 | | | | | | | | | 14 | PA9 | | TIM2_CC1 #0 | | | | | | | | | 15 | PA10 | | TIM2_CC2 #0 | | | | | | | | | 16 | RESETn | Reset input, active low. To apply an external reset source to this pin, it is required to only drive this pin low during reset, and let the internal pull-up ensure that reset is released. | | | | | | | | | | 17 | PB11 | IDAC0_OUT | TIM1_CC2 #3<br>PCNT0_S1IN #4 | US1_CLK #4 | CMU_CLK1 #3<br>ACMP0_O #3 | | | | | | | 18 | VSS | Ground. | | | | | | | | | | 19 | AVDD_1 | Analog power supply 1. | | | | | | | | | | 20 | PB13 | HFXTAL_P | | US0_CLK #4/5<br>LEU0_TX #1 | | | | | | | | 21 | PB14 | HFXTAL_N | | US0_CS #4/5<br>LEU0_RX #1 | | | | | | | | 22 | IOVDD_3 | Digital IO power supply 3. | | | | | | | | | | 23 | AVDD_0 | Analog power supply 0. | | | | | | | | | | 24 | PD4 | ADC0_CH4 | | LEU0_TX#0 | | | | | | | | 25 | PD5 | ADC0_CH5 | | LEU0_RX #0 | | | | | | | | 26 | PD6 | ADC0_CH6 | TIM1_CC0 #4<br>PCNT0_S0IN #3 | US1_RX #2/3<br>I2C0_SDA #1 | ACMP0_O #2 | | | | | | | 27 | PD7 | ADC0_CH7 | TIM1_CC1 #4<br>PCNT0_S1IN #3 | US1_TX #2/3<br>I2C0_SCL #1 | CMU_CLK0 #2 | | | | | | | 28 | VDD_DREG | Power supply for on-chip voltage regulator. | | | | | | | | | | 29 | DECOUPLE | Decouple output for on-chip voltage regulator. An external capacitance of size C <sub>DECOUPLE</sub> is required at this pin. | | | | | | | | | | 30 | PC8 | TIM2_CC0 #2 US0_CS #2 | | | | | | | | | | 31 | PC9 | | TIM2_CC1 #2 | US0_CLK #2 | GPIO_EM4WU2 | | | | | | | 32 | PC10 | | TIM2_CC2 #2 | US0_RX #2 | | | | | | | | 33 | USB_VREGI | | | | | | | | | | Table 4.3. GPIO Pinout | Port | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 | |--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port A | - | - | - | - | - | PA10 | PA9 | PA8 | - | - | - | - | - | PA2 | PA1 | PA0 | | Port B | - | PB14 | PB13 | - | PB11 | - | - | PB8 | PB7 | - | - | - | - | - | - | - | | Port C | PC15 | PC14 | - | - | - | PC10 | PC9 | PC8 | - | - | - | PC4 | PC3 | PC2 | PC1 | PC0 | | Port D | - | - | - | - | - | - | - | - | PD7 | PD6 | PD5 | PD4 | - | - | - | - | | Port E | - | - | PE13 | PE12 | PE11 | PE10 | - | - | - | - | - | - | - | - | - | - | | Port F | - | - | - | - | - | - | - | - | - | - | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | ## 4.4 TQFP48 Package Figure 4.2. TQFP48 #### Note: - 1. Dimensions and tolerance per ASME Y14.5M-1994 - 2. Control dimension: Millimeter. - 3. Datum plane AB is located at bottom of lead and is coincident with the lead where the lead exists from the plastic body at the bottom of the parting line. - 4. Datums T, U and Z to be determined at datum plane AB. - 5. Dimensions S and V to be determined at seating plane AC. - 6. Dimensions A and B do not include mold protrusion. Allowable protrusion is 0.250 per side. Dimensions A and B do include mold mismatch and are determined at datum AB. - 7. Dimension D does not include dambar protrusion. Dambar protrusion shall not cause the D dimension to exceed 0.350. - 8. Minimum solder plate thickness shall be 0.0076. Figure 5.2. TQFP48 PCB Solder Mask Table 5.2. QFP48 PCB Solder Mask Dimensions (Dimensions in mm) | Symbol | Dim. (mm) | |--------|-----------| | а | 1.72 | | b | 0.42 | | С | 0.50 | | d | 8.50 | | е | 8.50 | ## A Disclaimer and Trademarks #### A.1 Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### A.2 Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. ## **Table of Contents** | | Ordering Information | | |----|-----------------------------------------------|------| | 2. | System Summary | | | | 2.1. System Introduction | 3 | | | 2.2. Configuration Summary | 6 | | | 2.3. Memory Map | 7 | | 3. | Electrical Characteristics | | | | 3.1. Test Conditions | | | | 3.2. Absolute Maximum Ratings | 8 | | | 3.3. General Operating Conditions | 8 | | | 3.4. Current Consumption | 9 | | | 3.5. Transition between Energy Modes | . 17 | | | 3.6. Power Management | | | | 3.7. Flash | | | | 3.8. General Purpose Input Output | . 18 | | | 3.9. Oscillators | | | | 3.10. Analog Digital Converter (ADC) | | | | 3.11. Current Digital Analog Converter (IDAC) | 42 | | | 3.12. Analog Comparator (ACMP) | 47 | | | 3.13. Voltage Comparator (VCMP) | 40 | | | 3.14. I2C | | | | 3.15. USB | | | | 3.16. Digital Peripherals | | | 4 | Pinout and Package | 52 | | ч. | 4.1. Pinout | | | | 4.2. Alternate Functionality Pinout | | | | 4.3. GPIO Pinout Overview | | | | 4.4. TQFP48 Package | | | 5 | PCB Layout and Soldering | | | J. | 5.1. Recommended PCB Layout | 50 | | | 5.2. Soldering Information | | | 6 | Chip Marking, Revision and Errata | | | 0. | 6.1. Chip Marking | | | | 6.2. Revision | | | | | | | 7 | 6.3. Errata | | | 1. | Revision History | | | | 7.1. Revision 1.00 | | | | 7.2. Revision 0.91 | | | | 7.3. Revision 0.90 | | | ^ | 7.4. Revision 0.20 | 64 | | Α. | Disclaimer and Trademarks | . 65 | | | A.1. Disclaimer | 05 | | _ | A.2. Trademark Information | | | | Contact Information | | | | R 1 | 66 | ## **List of Tables** | 1.1. Ordering Information | 2 | |------------------------------------------------------------|------| | 2.1. Configuration Summary | 6 | | 3.1. Absolute Maximum Ratings | . 8 | | 3.2. General Operating Conditions | 8 | | 3.3. Current Consumption | | | 3.4. Energy Modes Transitions | 17 | | 3.5. Power Management | . 18 | | 3.6. Flash | 18 | | 3.7. GPIO | 18 | | 3.8. LFXO | 27 | | 3.9. HFXO | 27 | | 3.10. LFRCO | 28 | | 3.11. HFRCO | 29 | | 3.12. AUXHFRCO | 31 | | 3.13. USHFRCO | 32 | | 3.14. ULFRCO | 32 | | 3.15. ADC | 32 | | 3.16. IDAC Range 0 Source | 42 | | 3.17. IDAC Range 0 Sink | 42 | | 3.18. IDAC Range 1 Source | 43 | | 3.19. IDAC Range 1 Sink | | | 3.20. IDAC Range 2 Source | 43 | | 3.21. IDAC Range 2 Sink | 43 | | 3.22. IDAC Range 3 Source | 44 | | 3.23. IDAC Range 3 Sink | 44 | | 3.24. IDAC | | | 3.25. ACMP | 47 | | 3.26. VCMP | | | 3.27. I2C Standard-mode (Sm) | 49 | | 3.28. I2C Fast-mode (Fm) | 50 | | 3.29. I2C Fast-mode Plus (Fm+) | 50 | | 3.30. USB | | | 3.31. Digital Peripherals | 51 | | 4.1. Device Pinout | | | 4.2. Alternate functionality overview | 54 | | 4.3. GPIO Pinout | 57 | | 4.4. QFP48 (Dimensions in mm) | 58 | | 5.1. QFP48 PCB Land Pattern Dimensions (Dimensions in mm) | 59 | | 5.2. QFP48 PCB Solder Mask Dimensions (Dimensions in mm) | 60 | | 5.3 QFP48 PCB Stencil Design Dimensions (Dimensions in mm) | 61 |