

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

EXF

| Product Status             | Active                                                                                              |
|----------------------------|-----------------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                                     |
| Core Size                  | 32-Bit Single-Core                                                                                  |
| Speed                      | 180MHz                                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SAI, SDIO, SPI, UART/USART, USB, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                                   |
| Number of I/O              | 161                                                                                                 |
| Program Memory Size        | 1MB (1M x 8)                                                                                        |
| Program Memory Type        | FLASH                                                                                               |
| EEPROM Size                | -                                                                                                   |
| RAM Size                   | 384K x 8                                                                                            |
| Voltage - Supply (Vcc/Vdd) | 1.7V ~ 3.6V                                                                                         |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                               |
| Oscillator Type            | Internal                                                                                            |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                                   |
| Mounting Type              | Surface Mount                                                                                       |
| Package / Case             | 216-TFBGA                                                                                           |
| Supplier Device Package    | 216-TFBGA (13x13)                                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f469ngh6                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.40 Analog-to-digital converters (ADCs)

Three 12-bit analog-to-digital converters are embedded and each ADC shares up to 16 external channels, performing conversions in the single-shot or scan mode. In scan mode, automatic conversion is performed on a selected group of analog inputs.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold

The ADC can be served by the DMA controller. An analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.

#### 2.41 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.7 V and 3.6 V. The temperature sensor is internally connected to the same input channel as V<sub>BAT</sub>, ADC1\_IN18, which is used to convert the sensor output voltage into a digital value. When the temperature sensor and V<sub>BAT</sub> conversion are enabled at the same time, only V<sub>BAT</sub> conversion is performed.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

### 2.42 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 10-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>REF+</sub>

Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.





#### Figure 19. STM32F46x LQFP208 pinout

1. The above figure shows the package top view.



|           |      |                |                       |              |                  |           | Tab                  | ole 12. A            | lternate                  | functi                             | on                                             |                                         |                                         |                              |                      |               |               |
|-----------|------|----------------|-----------------------|--------------|------------------|-----------|----------------------|----------------------|---------------------------|------------------------------------|------------------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------|----------------------|---------------|---------------|
|           |      | AF0            | AF1                   | AF2          | AF3              | AF4       | AF5                  | AF6                  | AF7                       | AF8                                | AF9                                            | AF10                                    | AF11                                    | AF12                         | AF13                 | AF14          | AF15          |
| Ρ         | ort  | SYS            | TIM1/2                | TIM3/4/<br>5 | TIM8/9/<br>10/11 | I2C1/2/3  | SPI1/2/3<br>/4/5/6   | SPI2/3/<br>SAI1      | SPI2/3/<br>USART<br>1/2/3 | USAR<br>T6/<br>UART<br>4/5/7/<br>8 | CAN1/2/<br>TIM12/<br>13/14/<br>QUAD<br>SPI/LCD | QUAD<br>SPI/OT<br>G2_HS<br>/OTG1<br>_FS | ЕТН                                     | FMC/<br>SDIO/<br>OTG2_<br>FS | DCMI/<br>DSI<br>HOST | LCD           | SYS           |
|           | PA0  | -              | TIM2_CH1/<br>TIM2_ETR | TIM5_CH1     | TIM8_ETR         | -         | -                    | -                    | USART2_<br>CTS            | UART4_<br>TX                       | -                                              | -                                       | ETH_MII_CRS                             | -                            | -                    | -             | EVENT<br>OUT  |
|           | PA1  | -              | TIM2_CH2              | TIM5_CH2     | -                | -         | -                    | -                    | USART2_<br>RTS            | UART4_<br>RX                       | QUADSPI_<br>BK1_IO3                            | -                                       | ETH_MII_RX_<br>CLK/ETH_RMI<br>I_REF_CLK | -                            | -                    | LCD_R2        | EVENT<br>OUT  |
|           | PA2  | -              | TIM2_CH3              | TIM5_CH3     | TIM9_CH1         | -         | -                    | -                    | USART2_T<br>X             | -                                  | -                                              | -                                       | ETH_MDIO                                | -                            | -                    | LCD_R1        | EVENT<br>OUT  |
|           | PA3  | -              | TIM2_CH4              | TIM5_CH4     | TIM9_CH2         | -         | -                    | -                    | USART2_<br>RX             | -                                  | LCD_B2                                         | OTG_HS<br>_ULPI_D0                      | ETH_MII_COL                             | -                            | -                    | LCD_B5        | EVENT<br>OUT  |
|           | PA4  | -              | -                     | -            | -                | -         | SPI1_NSS             | SPI3_NSS/<br>I2S3_WS | USART2_<br>CK             | -                                  | -                                              | -                                       | -                                       | OTG_HS_S<br>OF               | DCMI_HS<br>YNC       | LCD_VSY<br>NC | EVENT<br>OUT  |
|           | PA5  | -              | TIM2_CH1/<br>TIM2_ETR | -            | TIM8_CH1<br>N    | -         | SPI1_SCK             | -                    | -                         | -                                  | -                                              | OTG_HS<br>_ULPI_C<br>K                  | -                                       | -                            | -                    | LCD_R4        | EVENT<br>OUT  |
|           | PA6  | -              | TIM1_BKIN             | TIM3_CH1     | TIM8_BKI<br>N    | -         | SPI1_<br>MISO        | -                    | -                         | -                                  | TIM13_CH1                                      | -                                       | -                                       | -                            | DCMI_PIX<br>CLK      | LCD_G2        | EVENT<br>OUT  |
| Port<br>A | PA7  | -              | TIM1_<br>CH1N         | TIM3_CH2     | TIM8_CH1<br>N    | -         | SPI1_<br>MOSI        | -                    | -                         | -                                  | TIM14_CH1                                      | QUADSPI<br>_CLK                         | ETH_MII_RX_<br>DV/ETH_RMII<br>_CRS_DV   | FMC_SDN<br>WE                | -                    | -             | EVENT<br>OUT  |
|           | PA8  | MCO1           | TIM1_CH1              | -            | -                | I2C3_SCL  | -                    | -                    | USART1_<br>CK             | -                                  | -                                              | OTG_FS_<br>SOF                          | -                                       | -                            | -                    | LCD_R6        | EVENT<br>OUT  |
|           | PA9  | -              | TIM1_CH2              | -            | -                | I2C3_SMBA | SPI2_SCK/I<br>2S2_CK | -                    | USART1_T<br>X             | -                                  | -                                              | -                                       | -                                       | -                            | DCMI_D0              | -             | EVENT<br>OUT  |
|           | PA10 | -              | TIM1_CH3              | -            | -                | -         | -                    | -                    | USART1_<br>RX             | -                                  | -                                              | OTG_FS_<br>ID                           | -                                       | -                            | DCMI_D1              | -             | EVENT<br>OUT  |
|           | PA11 | -              | TIM1_CH4              | -            | -                | -         | -                    | -                    | USART1_<br>CTS            | -                                  | CAN1_RX                                        | OTG_FS_<br>DM                           | -                                       | -                            | -                    | LCD_R4        | EVENT<br>OUT  |
|           | PA12 | -              | TIM1_ETR              | -            | -                | -         | -                    | -                    | USART1_<br>RTS            | -                                  | CAN1_TX                                        | OTG_FS_<br>DP                           | -                                       | -                            | -                    | LCD_R5        | EVENT<br>OUT  |
|           | PA13 | JTMS-<br>SWDIO | -                     | -            | -                | -         | -                    | -                    | -                         | -                                  | -                                              | -                                       | -                                       | -                            | -                    | -             | EVENT<br>OUT  |
|           | PA14 | JTCK-<br>SWCLK | -                     | -            | -                | -         | -                    | -                    | -                         | -                                  | -                                              | -                                       | -                                       | -                            | -                    | -             | EVENT<br>OUT  |
|           | PA15 | JTDI           | TIM2_CH1/<br>TIM2_ETR | -            | -                | -         | SPI1_NSS             | SPI3_NSS/<br>I2S3_WS | -                         | -                                  | -                                              | -                                       | -                                       | -                            | -                    | -             | EVENT<br>'OUT |

DocID028196 Rev 4

5

73/217

STM32F469xx

Pinouts and pin description

82/217

DocID028196 Rev 4

|           |      |     |        |              |                  | 7        | Table 12.          | Alterna         | te funct                  | ion (co                            | ontinued                                       | )                                       |      |                              |                      |        |              |
|-----------|------|-----|--------|--------------|------------------|----------|--------------------|-----------------|---------------------------|------------------------------------|------------------------------------------------|-----------------------------------------|------|------------------------------|----------------------|--------|--------------|
|           |      | AF0 | AF1    | AF2          | AF3              | AF4      | AF5                | AF6             | AF7                       | AF8                                | AF9                                            | AF10                                    | AF11 | AF12                         | AF13                 | AF14   | AF15         |
| Pé        | ort  | SYS | TIM1/2 | TIM3/4/<br>5 | TIM8/9/<br>10/11 | I2C1/2/3 | SPI1/2/3<br>/4/5/6 | SPI2/3/<br>SAI1 | SPI2/3/<br>USART<br>1/2/3 | USAR<br>T6/<br>UART<br>4/5/7/<br>8 | CAN1/2/<br>TIM12/<br>13/14/<br>QUAD<br>SPI/LCD | QUAD<br>SPI/OT<br>G2_HS<br>/OTG1<br>_FS | ETH  | FMC/<br>SDIO/<br>OTG2_<br>FS | DCMI/<br>DSI<br>HOST | LCD    | SYS          |
|           | PJ0  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | LCD_R7                                         | -                                       | -    | -                            | -                    | LCD_R1 | EVENT<br>OUT |
|           | PJ1  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_R2 | EVENT<br>OUT |
|           | PJ2  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | DSIHOST<br>_TE       | LCD_R3 | EVENT<br>OUT |
|           | PJ3  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_R4 | EVENT<br>OUT |
| Port      | PJ4  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_R5 | EVENT<br>OUT |
| J         | PJ5  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_R6 | EVENT<br>OUT |
|           | PJ12 | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | LCD_G3                                         | -                                       | -    | -                            | -                    | LCD_B0 | EVENT<br>OUT |
|           | PJ13 | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | LCD_G4                                         | -                                       | -    | -                            | -                    | LCD_B1 | EVENT<br>OUT |
|           | PJ14 | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B2 | EVENT<br>OUT |
|           | PJ15 | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B3 | EVENT<br>OUT |
|           | PK3  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B4 | EVENT<br>OUT |
|           | PK4  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B5 | EVENT<br>OUT |
| Port<br>K | PK5  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B6 | EVENT<br>OUT |
|           | PK6  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_B7 | EVENT<br>OUT |
|           | PK7  | -   | -      | -            | -                | -        | -                  | -               | -                         | -                                  | -                                              | -                                       | -    | -                            | -                    | LCD_DE | EVENT<br>OUT |

STM32F469xx

577

# Table 26. Typical and maximum current consumption in Run mode, code with data processing running from Flash memory (ART accelerator enabled except prefetch), regulator OFF

|             |                            |                            |                            | Т    | ур | Max <sup>(1)</sup> |                 |                   |                 |                    |                 |      |
|-------------|----------------------------|----------------------------|----------------------------|------|----|--------------------|-----------------|-------------------|-----------------|--------------------|-----------------|------|
| Symbol      | Parameter                  | Conditions                 | f <sub>HCLK</sub><br>(MHz) |      |    | T <sub>A</sub> = 2 | 25 °C           | T <sub>A</sub> =  | 85 °C           | T <sub>A</sub> = 1 | 05 °C           | Unit |
|             |                            |                            | . ,                        | DD12 | DD | I <sub>DD12</sub>  | I <sub>DD</sub> | I <sub>DD12</sub> | I <sub>DD</sub> | I <sub>DD12</sub>  | I <sub>DD</sub> |      |
|             |                            |                            | 168                        | 93   | 1  | 98                 | 1               | 123               | 1               | 148                | 1               |      |
|             |                            |                            | 150                        | 83   | 1  | 88                 | 1               | 113               | 1               | 138                | 1               |      |
|             |                            |                            | 144                        | 76   | 1  | 80                 | 1               | 103               | 1               | 126                | 1               |      |
|             |                            | AllPeripherals             | 120                        | 56   | 1  | 59                 | 1               | 78                | 1               | 97                 | 1               |      |
|             | Current courses            | enabled <sup>(2) (3)</sup> | 90                         | 43   | 1  | 45                 | 1               | 64                | 1               | 83                 | 1               |      |
|             |                            |                            | 60                         | 29   | 1  | 32                 | 1               | 50                | 1               | 70                 | 1               |      |
|             |                            |                            | 30                         | 15   | 1  | 18                 | 1               | 36                | 1               | 56                 | 1               |      |
| 1 /1        | in RUN mode                |                            | 25                         | 13   | 1  | 15                 | 1               | 34                | 1               | 53                 | 1               | m۸   |
| 'DD12 / 'DD | from $V_{12}$ and $V_{22}$ |                            | 168                        | 44   | 1  | 50                 | 1               | 72                | 1               | 94                 | 1               | ШA   |
|             | ADD Subbia                 |                            | 150                        | 40   | 1  | 45                 | 1               | 68                | 1               | 90                 | 1               |      |
|             |                            |                            | 144                        | 36   | 1  | 40                 | 1               | 62                | 1               | 82                 | 1               |      |
|             |                            | AllPeripherals             | 120                        | 27   | 1  | 30                 | 1               | 48                | 1               | 66                 | 1               |      |
|             |                            | disabled                   | 90                         | 20   | 1  | 23                 | 1               | 41                | 1               | 60                 | 1               |      |
|             |                            |                            | 60                         | 14   | 1  | 16                 | 1               | 35                | 1               | 53                 | 1               |      |
|             |                            |                            | 30                         | 8    | 1  | 10                 | 1               | 28                | 1               | 47                 | 1               |      |
|             |                            |                            | 25                         | 7    | 1  | 9                  | 1               | 27                | 1               | 46                 | 1               |      |

1. Guaranteed based on test during characterization.

2. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, DSI regulator, an additional power consumption should be considered.

3. When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.



| Symbol               |                         |                                                                     |                             | Тур                         |                             |                           | Max <sup>(2)</sup>        |                            |      |  |
|----------------------|-------------------------|---------------------------------------------------------------------|-----------------------------|-----------------------------|-----------------------------|---------------------------|---------------------------|----------------------------|------|--|
|                      | Parameter               | Conditions <sup>(1)</sup>                                           | T <sub>A</sub> = 25 °C      |                             |                             | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |  |
|                      |                         |                                                                     | V <sub>BAT</sub> =<br>1.7 V | V <sub>BAT</sub> =<br>2.4 V | V <sub>BAT</sub> =<br>3.3 V | V                         | <sub>BAT</sub> = 3.3      | v                          |      |  |
|                      |                         | Backup SRAM ON, RTC ON<br>and LSE oscillator in Low<br>Power mode   | 1.431                       | 1.577                       | 1.825                       | 1.9                       | 12.0                      | 24.0                       |      |  |
|                      | Backup<br>domain supply | Backup SRAM OFF, RTC ON<br>and LSE oscillator in Low<br>Power mode  | 0.720                       | 0.849                       | 1.060                       | 1.1                       | 7.0                       | 13.9                       | ,    |  |
| I <sub>DD_VBAT</sub> |                         | Backup SRAM ON, RTC ON<br>and LSE oscillator in High<br>Drive mode  | 2.212                       | 2.368                       | 2.630                       | 2.80                      | 17.3                      | 34.6                       | μA   |  |
|                      | current                 | Backup SRAM OFF, RTC ON<br>and LSE oscillator in High<br>Drive mode | 1.499                       | 1.637                       | 1.862                       | 2.0                       | 12.3                      | 24.5                       |      |  |
|                      |                         | Backup SRAM ON, RTC and LSE OFF                                     | 0.710                       | 0.720                       | 0.760                       | 0.8 <sup>(3)</sup>        | 5.0                       | 10.0 <sup>(3)</sup>        |      |  |
|                      |                         | Backup SRAM OFF, RTC and LSE OFF                                    | 0.018                       | 0.020                       | 0.024                       | 0.2 <sup>(3)</sup>        | 2.0                       | 4.0 <sup>(3)</sup>         |      |  |

| Table 31. | Typical and | maximum | current | consum | otion i | n Veat | mode |
|-----------|-------------|---------|---------|--------|---------|--------|------|
|           | Typical and | maximum | current | consum |         |        | mouc |

1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a  $\rm C_L$  of 6 pF for typical values.

2. Based on characterization, tested in production.

3. Based on test during characterization.



# Figure 27. Typical $V_{BAT}$ current consumption (RTC ON / backup SRAM ON and LSE in Low drive mode)





Figure 28. Typical V<sub>BAT</sub> current consumption (RTC ON / backup SRAM ON and LSE in High drive mode)

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 58: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

**Caution:** Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 33*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses



#### 5.3.12 PLL spread spectrum clock generation (SSCG) characteristics

The spread spectrum clock generation (SSCG) feature allows to reduce electromagnetic interferences (see *Table 54*). It is available only on the main PLL.

| Symbol            | Parameter             | Min  | Тур | Max <sup>(1)</sup>  | Unit |
|-------------------|-----------------------|------|-----|---------------------|------|
| f <sub>Mod</sub>  | Modulation frequency  | -    | -   | 10                  | KHz  |
| md                | Peak modulation depth | 0.25 | -   | 2                   | %    |
| MODEPER * INCSTEP | -                     | -    | -   | 2 <sup>15</sup> – 1 | -    |

| Table 44. SSCG | parameters | constraint |
|----------------|------------|------------|
|                | •          |            |

1. Guaranteed by design.

#### Equation 1

The frequency modulation period (MODEPER) is given by the equation below:

```
MODEPER = round[f_{PLL \ IN} / \ (4 \times f_{Mod})]
```

 $f_{\text{PLL}\ \text{IN}}$  and  $f_{\text{Mod}}$  must be expressed in Hz.

As an example:

If  $f_{PLL_IN} = 1$  MHz, and  $f_{MOD} = 1$  kHz, the modulation depth (MODEPER) is given by equation 1:

MODEPER = round
$$[10^{6}/(4 \times 10^{3})] = 250$$

Equation 2

Equation 2 allows to calculate the increment step (INCSTEP):

INCSTEP = round[
$$((2^{15}-1) \times md \times PLLN)/(100 \times 5 \times MODEPER)$$
]

 $f_{VCO OUT}$  must be expressed in MHz.

With a modulation depth (md) =  $\pm 2$  % (4 % peak to peak), and PLLN = 240 (in MHz):

INCSTEP = round[ $((2^{15}-1) \times 2 \times 240)/(100 \times 5 \times 250)$ ] = 126md(quantitazed)%

An amplitude quantization error may be generated because the linear modulation profile is obtained by taking the quantized values (rounded to the nearest integer) of MODPER and INCSTEP. As a result, the achieved modulation depth is quantized. The percentage quantized modulation depth is given by the following formula:

$$md_{quantized}$$
% = (MODEPER × INCSTEP × 100 × 5)/ ((2<sup>15</sup> - 1) × PLLN)

As a result:

 $md_{guantized}$ % =  $(250 \times 126 \times 100 \times 5)/((2^{15} - 1) \times 240) = 2.002\%$ (peak)



| Symbol               | Parameter                           | Conditions                      | Min | Тур  | Max  | Unit |
|----------------------|-------------------------------------|---------------------------------|-----|------|------|------|
|                      |                                     | f <sub>VCO_OUT</sub> = 500 MHz  | -   | 0.55 | 0.70 |      |
| I <sub>DD(PLL)</sub> | PLL power consumption on $V_{DD12}$ | f <sub>VCO_OUT</sub> = 600 MHz  | -   | 0.65 | 0.80 | mA   |
|                      |                                     | f <sub>VCO_OUT</sub> = 1000 MHz | _   | 0.95 | 1.20 |      |

| Table 47. DSI-PLL | . characteristics <sup>(1)</sup> | (continued) |
|-------------------|----------------------------------|-------------|
|-------------------|----------------------------------|-------------|

1. Based on test during characterization.

#### 5.3.15 MIPI D-PHY regulator characteristics

The parameters given in *Table 48* are derived from tests performed under temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 17*.

| Symbol               | Parameter                                                                                                              | Conditions                                   | Min  | Тур  | Max  | Unit |
|----------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|------|------|------|
| V <sub>DD12DSI</sub> | 1.2 V internal voltage on V <sub>DD12DSI</sub>                                                                         | -                                            | 1.15 | 1.20 | 1.30 | V    |
| C <sub>EXT</sub>     | External capacitor on V <sub>CAPDSI</sub>                                                                              | -                                            | 1.1  | 2.2  | 3.3  | μF   |
| ESR                  | External Serial Resistor                                                                                               | -                                            | 0    | 25   | 600  | mΩ   |
| IDDDSIREG            | Regulator power consumption                                                                                            | -                                            | 100  | 120  | 125  | μA   |
|                      | DSI system (regulator, PLL and                                                                                         | Ultra Low Power Mode<br>(Reg. ON + PLL OFF)  | -    | 290  | 600  |      |
| 'DDDSI               | D-PHY) current consumption on V <sub>DDDSI</sub>                                                                       | Stop State<br>(Reg. ON + PLL OFF)            | -    | 290  | 600  | μΑ   |
|                      | DSI system current consumption on                                                                                      | 10 MHz escape clock<br>(Reg. ON + PLL OFF)   | -    | 4.3  | 5.0  | m۸   |
| DDDSILP              | V <sub>DDDSI</sub> in LP mode communication <sup>(2)</sup>                                                             | 20 MHz escape clock<br>(Reg. ON + PLL OFF)   | -    | 4.3  | 5.0  | ma   |
|                      |                                                                                                                        | 300 Mbps - 1 data lane<br>(Reg. ON + PLL ON) | -    | 8.0  | 8.8  |      |
|                      | DSI system (regulator, PLL and                                                                                         | 300 Mbps - 2data lane<br>(Reg. ON + PLL ON)  | -    | 11.4 | 12.5 |      |
| I <sub>DDDSIHS</sub> | in HS mode communication <sup>(3)</sup>                                                                                | 500 Mbps - 1 data lane<br>(Reg. ON + PLL ON) | -    | 13.5 | 14.7 | mA   |
|                      |                                                                                                                        | 500 Mbps - 2data lane<br>(Reg. ON + PLL ON)  | -    | 18.0 | 19.6 |      |
|                      | DSI system (regulator, PLL and<br>D-PHY) current consumption on V <sub>DDDSI</sub><br>in HS mode with CLK like payload | 500 Mbps - 2data lane<br>(Reg. ON + PLL ON)  | -    | 21.4 | 23.3 |      |
| t                    | Startun delay                                                                                                          | C <sub>EXT</sub> = 2.2 μF                    | -    | 110  | -    |      |
| WAKEUP               |                                                                                                                        | C <sub>EXT</sub> = 3.3 μF                    | -    | -    | 160  | μο   |
| I <sub>INRUSH</sub>  | Inrush current on V <sub>DDDSI</sub>                                                                                   | External capacitor load at start             | -    | 60   | 200  | mA   |

### Table 48. DSI regulator characteristics<sup>(1)</sup>

1. Based on test during characterization.

2. Values based on an average traffic in LP Command Mode.

3. Values based on an average traffic (3/4 HS traffic & 1/4 LP) in Video Mode.



All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements for FT I/Os is shown in *Figure 39*.





#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14, PC15 and PI8 which can sink or source up to  $\pm 3$ mA. When using the PC13 to PC15 and PI8 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 5.2*. In particular:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 15*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 15*).



| Symbol                      | Parameter                                           | Min                    | Max | Unit |
|-----------------------------|-----------------------------------------------------|------------------------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period, V <sub>DD</sub> range= 2.7 to 3.6 V | 2T <sub>HCLK</sub> – 1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)                   | -                      | 1.5 |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)                | T <sub>HCLK</sub>      | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                         | -                      | 0   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                        | 0                      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)                | -                      | 0   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)             | T <sub>HCLK</sub>      | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low                          | -                      | 0   | 20   |
| t <sub>(CLKH-NWEH)</sub>    | FMC_CLK high to FMC_NWE high                        | T <sub>HCLK</sub> -0.5 | -   | 115  |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid                   | -                      | 3   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid                 | 0                      | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after FMC_CLK low          | -                      | 3   |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                          | 0                      | -   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high                        | T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high                 | 4                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high                  | 0                      | -   |      |

Table 97. Synchronous multiplexed PSRAM write timings<sup>(1)</sup>

1. Based on test during characterization.







Table 99. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup>

| Symbol                      | Parameter                                | Min                    | Max | Unit |
|-----------------------------|------------------------------------------|------------------------|-----|------|
| t <sub>(CLK)</sub>          | FMC_CLK period                           | 2T <sub>HCLK</sub> – 1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)        | -                      | 0.5 |      |
| t <sub>(CLKH-NExH)</sub>    | FMC_CLK high to FMC_NEx high (x= 02)     | T <sub>HCLK</sub>      | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low              | -                      | 0   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high             | 0                      | -   | Ī    |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)     | -                      | 0   | Ī    |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)  | 0                      | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low               | -                      | 0   | 115  |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high             | T <sub>HCLK</sub> -0.5 | -   | Ī    |
| t <sub>d(CLKL-Data)</sub>   | FMC_D[15:0] valid data after FMC_CLK low | -                      | 2.5 | Ī    |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low               | 0                      | -   | Ī    |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high             | T <sub>HCLK</sub> -0.5 | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high      | 4                      | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high       | 0                      | -   | Ī    |

1. Based on test during characterization.



| Symbol                                       | Parameter                | Test conditions                                                                                        | Min                      | Тур                    | Мах                      | Unit |
|----------------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------|--------------------------|------------------------|--------------------------|------|
| F <sub>ck</sub><br>1/t <sub>(СК)</sub>       |                          | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V},$<br>$\text{C}_{\text{L}} = 20 \text{ pF}$ | -                        | -                      | 80                       |      |
|                                              | Quad-SPI clock frequency | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V,<br>C <sub>L</sub> = 15 pF                                            | -                        | -                      | 70                       | MHz  |
| t <sub>w(CKH)</sub>                          | Quad-SPI clock high time | -                                                                                                      | t <sub>(CK)</sub> /2-1   | -                      | t <sub>(CK)</sub> /2     |      |
| t <sub>w(CKL)</sub>                          | Quad-SPI clock low time  | -                                                                                                      | t <sub>(CK)</sub> /2     | -                      | t <sub>(CK)</sub> /2+1   |      |
| t <sub>sr(IN)</sub>                          | Data input act up time   | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 3.6~\textrm{V}$                                       | 2                        | -                      | -                        |      |
| t <sub>sf(IN)</sub>                          | Data input set-up time   | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                       | 0.5                      | -                      | -                        |      |
| t <sub>br(IN)</sub>                          | Data input hold time     | $2.7~\textrm{V} \leq \textrm{V}_\textrm{DD} \leq 3.6~\textrm{V}$                                       | 3                        | -                      | -                        |      |
| t <sub>hf(IN)</sub>                          |                          | 1.71 V ≤ V <sub>DD</sub> ≤ 3.6 V                                                                       | 4.5                      | -                      | -                        | ns   |
|                                              |                          | DHHC=0                                                                                                 | -                        | 8                      | 10.5                     |      |
| t <sub>vr(OUT)</sub><br>t <sub>vf(OUT)</sub> | Data output valid time   | DHHC=1<br>Pres=1,2                                                                                     | -                        | T <sub>hclk</sub> /2+2 | T <sub>hclk</sub> /2+2.5 |      |
| t <sub>h(OUT)</sub><br>t <sub>f(OUT)</sub>   |                          | DHHC=0                                                                                                 | 7                        | -                      | -                        |      |
|                                              | Data output hold time    | DHHC=1<br>Pres=1,2                                                                                     | T <sub>hclk</sub> /2+0.5 | -                      | -                        |      |

Table 107. Quad-SPI characteristics in DDR mode<sup>(1)</sup>

1. Guaranteed based on test during characterization.





#### 5.3.31 Camera interface (DCMI) timing specifications

Unless otherwise specified, the parameters given in *Table 108* for DCMI are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage summarized in *Table 17*, with the following configuration:

- DCMI\_PIXCLK polarity: falling
- DCMI\_VSYNC and DCMI\_HSYNC polarity: high
- Data formats: 14 bits
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 V<sub>DD</sub>



| Symbol                                         | Parameter                                     | Conditions                  | Min  | Тур  | Max  | Unit |  |  |
|------------------------------------------------|-----------------------------------------------|-----------------------------|------|------|------|------|--|--|
| f <sub>PP</sub>                                | Clock frequency in data transfer mode         | -                           | 0    | -    | 50   | MHz  |  |  |
| -                                              | SDIO_CK/fPCLK2 frequency ratio                | -                           | -    | -    | 8/3  | -    |  |  |
| t <sub>W(CKL)</sub>                            | Clock low time                                | f -50 MHz                   | 9.5  | 10.5 | -    | ns   |  |  |
| t <sub>W(CKH)</sub>                            | Clock high time                               | 1 <sub>pp</sub> = 50 101 12 | 8.5  | 9.5  | -    |      |  |  |
| CMD, D inp                                     | CMD, D inputs (referenced to CK) in eMMC mode |                             |      |      |      |      |  |  |
| t <sub>ISU</sub>                               | Input setup time HS                           | f -50 MH-7                  | 0.5  | -    | -    |      |  |  |
| t <sub>IH</sub>                                | Input hold time HS                            | 1 <sub>pp</sub> = 50 10112  | 3.5  | -    | -    | 115  |  |  |
| CMD, D outputs (referenced to CK) in eMMC mode |                                               |                             |      |      |      |      |  |  |
| t <sub>OV</sub>                                | Output valid time HS                          | f -50 MH-7                  | -    | 13.5 | 14.5 | ne   |  |  |
| t <sub>OH</sub>                                | Output hold time HS                           |                             | 13.0 | -    | -    | 115  |  |  |

# Table 111. Dynamic characteristics: SD / MMC characteristics, $V_{DD} = 1.71$ to 1.9 $V^{(1)(2)}$

1. Guaranteed based on test during characterization.

2. C<sub>load</sub> = 20 pF.

#### 5.3.34 RTC characteristics

#### Table 112. RTC characteristics

| Symbol | Parameter                                  | Conditions                                       | Min | Max |
|--------|--------------------------------------------|--------------------------------------------------|-----|-----|
| -      | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation from/to an RTC register | 4   | -   |



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|--------|-------------|--------|-----------------------|--------|--------|
| Symbol | Min    | Тур         | Мах    | Min                   | Тур    | Max    |
| А      | -      | -           | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| E      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |
| k      | 0.0°   | 3.5°        | 7.0°   | 0.0°                  | 3.5°   | 7.0°   |
| CCC    | -      | -           | 0.080  | -                     | -      | 0.0031 |

| Table 113. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package |
|------------------------------------------------------------------------|
| mechanical data                                                        |

1. Values in inches are converted from mm and rounded to 4 decimal digits.







1. Dimensions are expressed in millimeters.

#### **Device Marking for LQFP100**

The following figure gives an example of topside marking orientation versus pin 1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Cumb al           |       | millimeters | <u> </u> | inches <sup>(1)</sup> |        |        |
|-------------------|-------|-------------|----------|-----------------------|--------|--------|
| Symbol            | Min   | Тур         | Мах      | Min                   | Тур    | Мах    |
| А                 | 0.525 | 0.555       | 0.585    | 0.0207                | 0.0219 | 0.0230 |
| A1                | -     | 0.170       | -        | -                     | 0.0067 | -      |
| A2                | -     | 0.380       | -        | -                     | 0.0150 | -      |
| A3 <sup>(2)</sup> | -     | 0.025       | -        | -                     | 0.0010 | -      |
| b <sup>(3)</sup>  | 0.220 | 0.250       | 0.280    | 0.0087                | 0.0098 | 0.0110 |
| D                 | 4.856 | 4.891       | 4.926    | 0.1912                | 0.1926 | 0.1939 |
| E                 | 5.657 | 5.692       | 5.727    | 0.2227                | 0.2241 | 0.2255 |
| е                 | -     | 0.400       | -        | -                     | 0.0157 | -      |
| e1                | -     | 4.400       | -        | -                     | 0.1732 | -      |
| e2                | -     | 5.200       | -        | -                     | 0.2047 | -      |
| F                 | -     | 0.2455      | -        | -                     | 0.0097 | -      |
| G                 | -     | 0.246       | -        | -                     | 0.0097 | -      |
| aaa               | -     | -           | 0.100    | -                     | -      | 0.0039 |
| bbb               | -     | -           | 0.100    | -                     | -      | 0.0039 |
| CCC               | -     | -           | 0.100    | -                     | -      | 0.0039 |
| ddd               | -     | -           | 0.050    | -                     | -      | 0.0020 |
| eee               | -     | -           | 0.050    | -                     | -      | 0.0020 |

# Table 115. WLCSP168 - 168-pin, 4.891 x 5.692 mm, 0.4 mm pitch wafer level chip scalepackage mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating.

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.





## 6.7 LQFP208 package information

Figure 94. LQFP208, 28 x 28 mm, 208-pin low-profile quad flat package outline



1. Drawing is not to scale.

# Table 120. LQFP208, 28 x 28 mm, 208-pin low-profile quad flat package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| А      | -           | -     | 1.600 |                       | -      | 0.0630 |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |



#### **Device Marking for TFBGA216**

The following figure gives an example of topside marking orientation versus ball A1 identifier location. Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



Figure 98. TFBGA216 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



#### 6.9 Thermal characteristics

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

 $T_J \max = T_A \max + (P_D \max x \Theta_{JA})$ 

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- Θ<sub>JA</sub> is the package junction-to-ambient thermal resistance, in °C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I}/\mathsf{O}} \max = \Sigma \; (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V\_{OL} / I\_{OL} and V\_{OH} / I\_{OH} of the I/Os at low and high level in the application.

| Symbol          | Parameter                                                                         | Value | Unit |
|-----------------|-----------------------------------------------------------------------------------|-------|------|
| Θ <sub>JA</sub> | Thermal resistance junction-ambient<br>LQFP100                                    | 43    |      |
|                 | Thermal resistance junction-ambient<br>LQFP144                                    | 40    |      |
|                 | Thermal resistance junction-ambient<br>WLCSP168                                   | 31    | °C/W |
|                 | <b>Thermal resistance junction-ambient</b><br>LQFP176 - 24 × 24 mm / 0.5 mm pitch | 38    |      |
|                 | Thermal resistance junction-ambient<br>LQFP208 - 28 × 28 mm / 0.5 mm pitch        | 19    | 0,11 |
|                 | <b>Thermal resistance junction-ambient</b><br>UFBGA169 - 7 × 7mm / 0.5 mm pitch   | 52    |      |
|                 | Thermal resistance junction-ambient<br>UFBGA176 - 10 × 10 mm / 0.5 mm pitch       | 39    |      |
|                 | Thermal resistance junction-ambient<br>TFBGA216 - 13 × 13 mm / 0.8 mm pitch       | 29    |      |

Table 122. Package thermal characteristics

#### **Reference document**

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org.

