Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | XCore | | Core Size | 32-Bit 10-Core | | Speed | 2000MIPS | | Connectivity | USB | | Peripherals | - | | Number of I/O | 81 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 512K x 8 | | Voltage - Supply (Vcc/Vdd) | 0.95V ~ 3.6V | | Data Converters | - | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 128-TQFP Exposed Pad | | Supplier Device Package | 128-TQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/xmos/xuf210-512-tq128-i20 | # 1 xCORE Multicore Microcontrollers The xCORE-200 Series is a comprehensive range of 32-bit multicore microcontrollers that brings the low latency and timing determinism of the xCORE architecture to mainstream embedded applications. Unlike conventional microcontrollers, xCORE multicore microcontrollers execute multiple real-time tasks simultaneously and communicate between tasks using a high speed network. Because xCORE multicore microcontrollers are completely deterministic, you can write software to implement functions that traditionally require dedicated hardware. Figure 1: XUF210-512-TQ128 block diagram Key features of the XUF210-512-TQ128 include: - ► **Tiles**: Devices consist of one or more xCORE tiles. Each tile contains between five and eight 32-bit xCOREs with highly integrated I/O and on-chip memory. - ▶ Logical cores Each logical core can execute tasks such as computational code, DSP code, control software (including logic decisions and executing a state machine) or software that handles I/O. Section 6.1 - ▶ xTIME scheduler The xTIME scheduler performs functions similar to an RTOS, in hardware. It services and synchronizes events in a core, so there is no requirement for interrupt handler routines. The xTIME scheduler triggers cores on events generated by hardware resources such as the I/O pins, communication channels and timers. Once triggered, a core runs independently and concurrently to other cores, until it pauses to wait for more events. Section 6.2 - ▶ Channels and channel ends Tasks running on logical cores communicate using channels formed between two channel ends. Data can be passed synchronously or asynchronously between the channel ends assigned to the communicating tasks. Section 6.5 - ➤ xCONNECT Switch and Links Between tiles, channel communications are implemented over a high performance network of xCONNECT Links and routed through a hardware xCONNECT Switch. Section 6.6 # 2 XUF210-512-TQ128 Features ### ► Multicore Microcontroller with Advanced Multi-Core RISC Architecture - 10 real-time logical cores on 2 xCORE tiles - Cores share up to 1000 MIPS - Up to 2000 MIPS in dual issue mode - Each logical core has: - Guaranteed throughput of between 1/5 and 1/5 of tile MIPS - 16x32bit dedicated registers - 167 high-density 16/32-bit instructions - All have single clock-cycle execution (except for divide) - 32x32→64-bit MAC instructions for DSP, arithmetic and user-definable cryptographic functions ## ▶ USB PHY, fully compliant with USB 2.0 specification ### ▶ Programmable I/O - 81 general-purpose I/O pins, configurable as input or output - Up to 25 x 1bit port, 12 x 4bit port, 8 x 8bit port, 4 x 16bit port - 4 xCONNECT links - Port sampling rates of up to 60 MHz with respect to an external clock - 64 channel endss (32 per tile) for communication with other cores, on or off-chip ### ▶ Memory - 512KB internal single-cycle SRAM (max 256KB per tile) for code and data storage - 16KB internal OTP (max 8KB per tile) for application boot code - 2MB internal flash for application code and overlays #### ▶ Hardware resources - 12 clock blocks (6 per tile) - 20 timers (10 per tile) - 8 locks (4 per tile) ### ▶ JTAG Module for On-Chip Debug ### ▶ Security Features - Programming lock disables debug and prevents read-back of memory contents - AES bootloader ensures secrecy of IP held on external flash memory ### ► Ambient Temperature Range - Commercial qualification: 0°C to 70°C - Industrial qualification: -40 °C to 85 °C ### ► Speed Grade 20: 1000 MIPS ## ▶ Power Consumption 570 mA (typical) ▶ 128-pin TQFP package 0.4 mm pitch ## 6 Product Overview The XUF210-512-TQ128 is a powerful device that consists of two xCORE Tiles, each comprising a flexible logical processing cores with tightly integrated I/O and on-chip memory. ### 6.1 Logical cores Each tile has up to 5 active logical cores, which issue instructions down a shared five-stage pipeline. Instructions from the active cores are issued round-robin. Each core is allocated a fifth of the processing cycles. Figure 3 shows the guaranteed core performance. Figure 3: Logical core performance | Speed<br>grade | MIPS | Frequency | MIPS per<br>logical core | |----------------|-----------|-----------|--------------------------| | 10 | 1000 MIPS | 500 MHz | 100 | There is no way that the performance of a logical core can be reduced below these predicted levels (unless *priority threads* are used: in this case the guaranteed minimum performance is computed based on the number of priority threads as defined in the architecture manual). The logical cores are triggered by events instead of interrupts and run to completion. A logical core can be paused to wait for an event. ### 6.2 xTIME scheduler The xTIME scheduler handles the events generated by xCORE Tile resources, such as channel ends, timers and I/O pins. It ensures that all events are serviced and synchronized, without the need for an RTOS. Events that occur at the I/O pins are handled by the Hardware-Response ports and fed directly to the appropriate xCORE Tile. An xCORE Tile can also choose to wait for a specified time to elapse, or for data to become available on a channel. Tasks do not need to be prioritised as each of them runs on their own logical xCORE. It is possible to share a set of low priority tasks on a single core using cooperative multitasking. ### 6.3 Hardware Response Ports Hardware Response ports connect an xCORE tile to one or more physical pins and as such define the interface between hardware attached to the XUF210-512-TQ128, and the software running on it. A combination of 1 bit, 4 bit, 8 bit, 16 bit and 32 bit ports are available. All pins of a port provide either output or input. Signals in different directions cannot be mapped onto the same port. The port logic can drive its pins high or low, or it can sample the value on its pins, optionally waiting for a particular condition. Ports are accessed using dedicated instructions that are executed in a single processor cycle. xCORE-200 IO pins can Figure 4: Port block diagram be used as *open collector* outputs, where signals are driven low if a zero is output, but left high impedance if a one is output. This option is set on a per-port basis. Data is transferred between the pins and core using a FIFO that comprises a SERDES and transfer register, providing options for serialization and buffered data. Each port has a 16-bit counter that can be used to control the time at which data is transferred between the port value and transfer register. The counter values can be obtained at any time to find out when data was obtained, or used to delay I/O until some time in the future. The port counter value is automatically saved as a timestamp, that can be used to provide precise control of response times. The ports and xCONNECT links are multiplexed onto the physical pins. If an xConnect Link is enabled, the pins of the underlying ports are disabled. If a port is enabled, it overrules ports with higher widths that share the same pins. The pins on the wider port that are not shared remain available for use when the narrower port is enabled. Ports always operate at their specified width, even if they share pins with another port. ### 6.4 Clock blocks xCORE devices include a set of programmable clocks called clock blocks that can be used to govern the rate at which ports execute. Each xCORE tile has six clock blocks: the first clock block provides the tile reference clock and runs at a default frequency of 100MHz; the remaining clock blocks can be set to run at different frequencies. A clock block can use a 1-bit port as its clock source allowing external application clocks to be used to drive the input and output interfaces. xCORE-200 clock blocks optionally divide the clock input from a 1-bit port. Figure 5: Clock block diagram In many cases I/O signals are accompanied by strobing signals. The xCORE ports can input and interpret strobe (known as readyln and readyOut) signals generated by external sources, and ports can generate strobe signals to accompany output data. On reset, each port is connected to clock block 0, which runs from the xCORE Tile reference clock. ### 6.5 Channels and Channel Ends Logical cores communicate using point-to-point connections, formed between two channel ends. A channel-end is a resource on an xCORE tile, that is allocated by the program. Each channel-end has a unique system-wide identifier that comprises a unique number and their tile identifier. Data is transmitted to a channel-end by an output-instruction; and the other side executes an input-instruction. Data can be passed synchronously or asynchronously between the channel ends. ### 6.6 xCONNECT Switch and Links XMOS devices provide a scalable architecture, where multiple xCORE devices can be connected together to form one system. Each xCORE device has an xCONNECT interconnect that provides a communication infrastructure for all tasks that run on the various xCORE tiles on the system. The interconnect relies on a collection of switches and XMOS links. Each xCORE device has an on-chip switch that can set up circuits or route data. The switches are connected by xConnect Links. An XMOS link provides a physical connection between two switches. The switch has a routing algorithm that supports many different topologies, including lines, meshes, trees, and hypercubes. The links operate in either 2 wires per direction or 5 wires per direction mode, depending on the amount of bandwidth required. Circuit switched, streaming and packet switched data can both be supported efficiently. Streams provide the fastest possible data rates between xCORE Tiles (up to 250 MBit/s), but each stream requires a single link to be reserved between switches on two tiles. All packet communications can be multiplexed onto a single link. The boot image has the following format: - ▶ A 32-bit program size *s* in words. - ▶ Program consisting of $s \times 4$ bytes. - A 32-bit CRC, or the value 0x0D15AB1E to indicate that no CRC check should be performed. The program size and CRC are stored least significant byte first. The program is loaded into the lowest memory address of RAM, and the program is started from that address. The CRC is calculated over the byte stream represented by the program size and the program itself. The polynomial used is 0xEDB88320 (IEEE 802.3); the CRC register is initialized with 0xFFFFFFFF and the residue is inverted to produce the CRC. # 8.1 Security register The security register enables security features on the xCORE tile. The features shown in Figure 10 provide a strong level of protection and are sufficient for providing strong IP security. | Feature | Bit | Description | |---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Disable JTAG | 0 | The JTAG interface is disabled, making it impossible for the tile state or memory content to be accessed via the JTAG interface. | | Disable Link access | 1 | Other tiles are forbidden access to the processor state via the system switch. Disabling both JTAG and Link access transforms an xCORE Tile into a "secure island" with other tiles free for non-secure user application code. | | Secure Boot | 5 | The xCORE Tile is forced to boot from address 0 of the OTP, allowing the xCORE Tile boot ROM to be bypassed (see §8). | | Redundant rows | 7 | Enables redundant rows in OTP. | | Sector Lock 0 | 8 | Disable programming of OTP sector 0. | | Sector Lock 1 | 9 | Disable programming of OTP sector 1. | | Sector Lock 2 | 10 | Disable programming of OTP sector 2. | | Sector Lock 3 | 11 | Disable programming of OTP sector 3. | | OTP Master Lock | 12 | Disable OTP programming completely: disables updates to all sectors and security register. | | Disable JTAG-OTP | 13 | Disable all (read & write) access from the JTAG interface to this OTP. | | | 2115 | General purpose software accessable security register available to end-users. | | | 3122 | General purpose user programmable JTAG UserID code extension. | Figure 10: Security register features Figure 11: Bus powered USB-device If you use the USB PHY to design a self-powered *USB-device*, then the device must be able detect the presence of VBus on the USB connector (so the device can disconnect its pull-up resistors from D+/D- to ensure the device does not have any voltage on the D+/D- pins when VBus is not present, "USB Back Voltage Test"). This requires USB\_VBUS to be connected to the VBUS pin of the USB connector as is shown in Figure 12. Figure 12: Self powered USB-device When connecting a USB cable to the device it is possible an overvoltage transient will be present on VBus due to the inductance of the USB cable combined with the required input capacitor on VBus. The circuit in Figure 12 ensures that the transient does not damage the device. The 10k series resistor and 0.1uF capacitor ensure than any input transient is filtered and does not reach the device. The 47k resistor to ground is a bleeder resistor to discharge the input capacitor when VBus is not present. The 1-10uF input capacitor is required as part of the USB specification. A typical value would be 2.2uF to ensure the 1uF minimum requirement is met even under voltage bias conditions. In any case, extra components (such as a ferrite bead and diodes) may be required for EMC compliance and ESD protection. Different wiring is required for USB-host and USB-OTG. ## 10.2 Logical Core Requirements The XMOS XUD software component runs in a single logical core with endpoint and application cores communicating with it via a combination of channel communication and shared memory variables. Each IN (host requests data from device) or OUT (data transferred from host to device) endpoint requires one logical core. # 11 JTAG The JTAG module can be used for loading programs, boundary scan testing, incircuit source-level debugging and programming the OTP memory. Figure 13: JTAG chain structure The JTAG chain structure is illustrated in Figure 13. It comprises a single 1149.1 compliant TAP that can be used for boundary scan of the I/O pins. It has a 4-bit IR and 32-bit DR. It also provides access to a chip TAP that in turn can access the xCORE Tile for loading code and debugging. The TRST\_N pin must be asserted low during and after power up for 100 ns. If JTAG is not required, the TRST\_N pin can be tied to ground to hold the JTAG module in reset. The JTAG device identification register can be read by using the IDCODE instruction. Its contents are specified in Figure 14. Figure 14: IDCODE return value | В | it3 | 1 | | | | | Device Identification Register Bit0 | | | | | | | | 3itO | | | | | | | | | | | | | | | | | | |---|-----|------|-----|---|---|-------------------------------------|-------------------------------------|---|---|---|---|---|---|---|------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---| | | ٧ | /ers | ion | | | Part Number Manufacturer Identity 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | 0 | ) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | | | 0 | ) | | | ( | ) | | | ( | ) | | | ( | ) | | | ( | 5 | | | ( | 5 | | | | 3 | | | 3 | 3 | | - DO NOT route USB traces near clock sources, clocked circuits or magnetic devices. - ► Avoid stubs on high speed USB signals. ### 12.3 Land patterns and solder stencils The package is a 128 pin Thin Quad Flat Package (TQFP) with exposed ground paddle/heat slug on a 0.4mm pitch. The land patterns and solder stencils will depend on the PCB manufacturing process. We recommend you design them with using the IPC specifications "Generic Requirements for Surface Mount Design and Land Pattern Standards" IPC-7351B. This standard aims to achieve desired targets of heel, toe and side fillets for solder-joints. The mechanical drawings in Section 14 specify the dimensions and tolerances. ### 12.4 Ground and Thermal Vias Vias under the heat slug into the ground plane of the PCB are recommended for a low inductance ground connection and good thermal performance. Typical designs could use 16 vias in a $4 \times 4$ grid, equally spaced across the heat slug. ## 12.5 Moisture Sensitivity XMOS devices are, like all semiconductor devices, susceptible to moisture absorption. When removed from the sealed packaging, the devices slowly absorb moisture from the surrounding environment. If the level of moisture present in the device is too high during reflow, damage can occur due to the increased internal vapour pressure of moisture. Example damage can include bond wire damage, die lifting, internal or external package cracks and/or delamination. All XMOS devices are Moisture Sensitivity Level (MSL) 3 - devices have a shelf life of 168 hours between removal from the packaging and reflow, provided they are stored below 30C and 60% RH. If devices have exceeded these values or an included moisture indicator card shows excessive levels of moisture, then the parts should be baked as appropriate before use. This is based on information from *Joint IPC/JEDEC Standard For Moisture/Reflow Sensitivity Classification For Nonhermetic Solid State Surface-Mount Devices* J-STD-020 Revision D. # 14.1 Part Marking Figure 28: Part marking scheme # 15 Ordering Information Figure 29: Orderable part numbers | Product Code | Marking | Qualification | Speed Grade | |----------------------|-----------|---------------|-------------| | XUF210-512-TQ128-C20 | U11092C20 | Commercial | 1000 MIPS | | XUF210-512-TQ128-I20 | U11092I20 | Industrial | 1000 MIPS | # **B** Processor Status Configuration The processor status control registers can be accessed directly by the processor using processor status reads and writes (use getps(reg) and setps(reg,value) for reads and writes). | Number | Perm | Description | |-----------|------|---------------------------------------| | 0x00 | RW | RAM base address | | 0x01 | RW | Vector base address | | 0x02 | RW | xCORE Tile control | | 0x03 | RO | xCORE Tile boot status | | 0x05 | RW | Security configuration | | 0x06 | RW | Ring Oscillator Control | | 0x07 | RO | Ring Oscillator Value | | 0x08 | RO | Ring Oscillator Value | | 0x09 | RO | Ring Oscillator Value | | 0x0A | RO | Ring Oscillator Value | | 0x0C | RO | RAM size | | 0x10 | DRW | Debug SSR | | 0x11 | DRW | Debug SPC | | 0x12 | DRW | Debug SSP | | 0x13 | DRW | DGETREG operand 1 | | 0x14 | DRW | DGETREG operand 2 | | 0x15 | DRW | Debug interrupt type | | 0x16 | DRW | Debug interrupt data | | 0x18 | DRW | Debug core control | | 0x20 0x27 | DRW | Debug scratch | | 0x30 0x33 | DRW | Instruction breakpoint address | | 0x40 0x43 | DRW | Instruction breakpoint control | | 0x50 0x53 | DRW | Data watchpoint address 1 | | 0x60 0x63 | DRW | Data watchpoint address 2 | | 0x70 0x73 | DRW | Data breakpoint control register | | 0x80 0x83 | DRW | Resources breakpoint mask | | 0x90 0x93 | DRW | Resources breakpoint value | | 0x9C 0x9F | DRW | Resources breakpoint control register | Figure 31: Summary # C Tile Configuration The xCORE Tile control registers can be accessed using configuration reads and writes (use write\_tile\_config\_reg(tileref, ...) and read\_tile\_config\_reg(tileref, ...) for reads and writes). | Number | Perm | Description | |-----------|------|------------------------------------------------| | 0x00 | CRO | Device identification | | 0x01 | CRO | xCORE Tile description 1 | | 0x02 | CRO | xCORE Tile description 2 | | 0x04 | CRW | Control PSwitch permissions to debug registers | | 0x05 | CRW | Cause debug interrupts | | 0x06 | CRW | xCORE Tile clock divider | | 0x07 | CRO | Security configuration | | 0x20 0x27 | CRW | Debug scratch | | 0x40 | CRO | PC of logical core 0 | | 0x41 | CRO | PC of logical core 1 | | 0x42 | CRO | PC of logical core 2 | | 0x43 | CRO | PC of logical core 3 | | 0x44 | CRO | PC of logical core 4 | | 0x45 | CRO | PC of logical core 5 | | 0x46 | CRO | PC of logical core 6 | | 0x47 | CRO | PC of logical core 7 | | 0x60 | CRO | SR of logical core 0 | | 0x61 | CRO | SR of logical core 1 | | 0x62 | CRO | SR of logical core 2 | | 0x63 | CRO | SR of logical core 3 | | 0x64 | CRO | SR of logical core 4 | | 0x65 | CRO | SR of logical core 5 | | 0x66 | CRO | SR of logical core 6 | | 0x67 | CRO | SR of logical core 7 | Figure 32: Summary # C.1 Device identification: 0x00 This register identifies the xCORE Tile 0x04: Control PSwitch permissions to debug registers | Bits | Perm | Init | Description | |------|------|------|-----------------------------------------------------------------------------------------------------------------| | 31 | CRW | 0 | When 1 the PSwitch is restricted to RO access to all CRW registers from SSwitch, XCore(PS_DBG_Scratch) and JTAG | | 30:1 | RO | - | Reserved | | 0 | CRW | 0 | When 1 the PSwitch is restricted to RO access to all CRW registers from SSwitch | # C.5 Cause debug interrupts: 0x05 This register can be used to raise a debug interrupt in this xCORE tile. 0x05: Cause debug interrupts | Bits | Perm | Init | Description | |------|------|------|---------------------------------------------| | 31:2 | RO | - | Reserved | | 1 | CRW | 0 | 1 when the processor is in debug mode. | | 0 | CRW | 0 | Request a debug interrupt on the processor. | ## C.6 xCORE Tile clock divider: 0x06 This register contains the value used to divide the PLL clock to create the xCORE tile clock. The divider is enabled under control of the tile control register 0x06: xCORE Tile clock divider | Bits | Perm | Init | Description | |-------|------|------|---------------------------------------------------------------| | 31 | CRW | 0 | Clock disable. Writing '1' will remove the clock to the tile. | | 30:16 | RO | - | Reserved | | 15:0 | CRW | 0 | Clock divider. | # C.7 Security configuration: 0x07 Copy of the security register as read from OTP. # **D** Node Configuration The digital node control registers can be accessed using configuration reads and writes (use write\_node\_config\_reg(device, ...) and read\_node\_config\_reg(device, ...) for reads and writes). | Number | Perm | Description | |-----------|------|---------------------------------------| | 0x00 | RO | Device identification | | 0x01 | RO | System switch description | | 0x04 | RW | Switch configuration | | 0x05 | RW | Switch node identifier | | 0x06 | RW | PLL settings | | 0x07 | RW | System switch clock divider | | 0x08 | RW | Reference clock | | 0x09 | R | System JTAG device ID register | | 0x0A | R | System USERCODE register | | 0x0C | RW | Directions 0-7 | | 0x0D | RW | Directions 8-15 | | 0x10 | RW | Reserved | | 0x11 | RW | Reserved. | | 0x1F | RO | Debug source | | 0x20 0x28 | RW | Link status, direction, and network | | 0x40 0x47 | RO | PLink status and network | | 0x80 0x88 | RW | Link configuration and initialization | | 0xA0 0xA7 | RW | Static link configuration | Figure 33: Summary ## D.1 Device identification: 0x00 This register contains version and revision identifiers and the mode-pins as sampled at boot-time. | Bits | Perm | Init | Description | |-------|------|------|---------------------------------------------------| | 31:24 | RO | - | Reserved | | 23:16 | RO | | Sampled values of BootCtl pins on Power On Reset. | | 15:8 | RO | | SSwitch revision. | | 7:0 | RO | | SSwitch version. | 0x00: Device identification | Bits | Perm | Init | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------| | 31 | RW | | If set to 1, the chip will not be reset | | 30 | RW | | If set to 1, the chip will not wait for the PLL to re-lock. Only use this if a gradual change is made to the PLL | | 29 | DW | | If set to 1, set the PLL to be bypassed | | 28 | DW | | If set to 1, set the boot mode to boot from JTAG | | 27:26 | RO | - | Reserved | | 25:23 | RW | | Output divider value range from 1 (8'h0) to 250 (8'hF9). P value. | | 22:21 | RO | - | Reserved | | 20:8 | RW | | Feedback multiplication ratio, range from 1 (8'h0) to 255 (8'hFE). M value. | | 7 | RO | - | Reserved | | 6:0 | RW | | Oscilator input divider value range from 1 (8'h0) to 32 (8'h0F).<br>N value. | 0x06: PLL settings # D.6 System switch clock divider: 0x07 Sets the ratio of the PLL clock and the switch clock. 0x07: System switch clock divider | Bits | Perm | Init | Description | |-------|------|------|--------------------------| | 31:16 | RO | - | Reserved | | 15:0 | RW | 0 | SSwitch clock generation | # D.7 Reference clock: 0x08 Sets the ratio of the PLL clock and the reference clock used by the node. 0x08: Reference clock | Bits | Perm | Init | Description | |-------|------|------|-----------------------------| | 31:16 | RO | - | Reserved | | 15:0 | RW | 3 | Software ref. clock divider | ## D.8 System JTAG device ID register: 0x09 **0x09:** System JTAG device ID register | Bits | Perm | Init | Description | |-------|------|------|-------------| | 31:28 | RO | | | | 27:12 | RO | | | | 11:1 | RO | | | | 0 | RO | | | ## D.9 System USERCODE register: 0x0A 0x0A: System USERCODE register | Bi | its | Perm | Init | Description | |------|-------------|------|------|--------------------------------------------| | 31:1 | 18 | RO | | JTAG USERCODE value programmed into OTP SR | | 17 | <b>'</b> :0 | RO | | metal fixable ID code | ### D.10 Directions 0-7: 0x0C This register contains eight directions, for packets with a mismatch in bits 7..0 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit. | Bits | Perm | Init | Description | |-------|------|------|-------------------------------------------------| | 31:28 | RW | 0 | The direction for packets whose dimension is 7. | | 27:24 | RW | 0 | The direction for packets whose dimension is 6. | | 23:20 | RW | 0 | The direction for packets whose dimension is 5. | | 19:16 | RW | 0 | The direction for packets whose dimension is 4. | | 15:12 | RW | 0 | The direction for packets whose dimension is 3. | | 11:8 | RW | 0 | The direction for packets whose dimension is 2. | | 7:4 | RW | 0 | The direction for packets whose dimension is 1. | | 3:0 | RW | 0 | The direction for packets whose dimension is 0. | **0x0C:** Directions 0-7 ## D.11 Directions 8-15: 0x0D This register contains eight directions, for packets with a mismatch in bits 15..8 of the node-identifier. The direction in which a packet will be routed is goverened by the most significant mismatching bit. | Bits | Perm | Init | Description | |-------|------|------|-------------------------------------------------| | 31:28 | RW | 0 | The direction for packets whose dimension is F. | | 27:24 | RW | 0 | The direction for packets whose dimension is E. | | 23:20 | RW | 0 | The direction for packets whose dimension is D. | | 19:16 | RW | 0 | The direction for packets whose dimension is C. | | 15:12 | RW | 0 | The direction for packets whose dimension is B. | | 11:8 | RW | 0 | The direction for packets whose dimension is A. | | 7:4 | RW | 0 | The direction for packets whose dimension is 9. | | 3:0 | RW | 0 | The direction for packets whose dimension is 8. | 0x0D: Directions 8-15 # D.12 Reserved: 0x10 Reserved. Bits Perm Init Description 31:2 RO Reserved 1 RW 0 Reserved. 0 RW 0 Reserved. 0x10: Reserved ## D.13 Reserved.: 0x11 Reserved. | ı | Bits | Perm | Init | Description | |---|------|------|------|-------------| | 3 | 31:2 | RO | - | Reserved | | | 1 | RW | 0 | Reserved. | | | 0 | RW | 0 | Reserved. | 0x11: Reserved. # D.14 Debug source: 0x1F Contains the source of the most recent debug event. # D.18 Static link configuration: 0xA0 .. 0xA7 These registers are used for static (ie, non-routed) links. When a link is made static, all traffic is forwarded to the designated channel end and no routing is attempted. The registers control links C, D, A, B, G, H, E, and F in that order. | Bits | Perm | Init | Description | |------|------|------|------------------------------------------------------------------------------------------------| | 31 | RW | 0 | Enable static forwarding. | | 30:9 | RO | - | Reserved | | 8 | RW | 0 | The destination processor on this node that packets received in static mode are forwarded to. | | 7:5 | RO | - | Reserved | | 4:0 | RW | 0 | The destination channel end on this node that packets received in static mode are forwarded to | **0xA0 .. 0xA7:** Static link configuration # G JTAG, xSCOPE and Debugging If you intend to design a board that can be used with the XMOS toolchain and xTAG debugger, you will need an xSYS header on your board. Figure 36 shows a decision diagram which explains what type of xSYS connectivity you need. The three subsections below explain the options in detail. Figure 36: Decision diagram for the xSYS header ## G.1 No xSYS header The use of an xSYS header is optional, and may not be required for volume production designs. However, the XMOS toolchain expects the xSYS header; if you do not have an xSYS header then you must provide your own method for writing to flash/OTP and for debugging. # G.2 JTAG-only xSYS header The xSYS header connects to an xTAG debugger, which has a 20-pin 0.1" female IDC header. The design will hence need a male IDC header. We advise to use a boxed header to guard against incorrect plug-ins. If you use a 90 degree angled header, make sure that pins 2, 4, 6, ..., 20 are along the edge of the PCB. Connect pins 4, 8, 12, 16, 20 of the xSYS header to ground, and then connect: - ▶ TDI to pin 5 of the xSYS header - ► TMS to pin 7 of the xSYS header - ► TCK to pin 9 of the xSYS header - ▶ TDO to pin 13 of the xSYS header The RST\_N net should be open-drain, active-low, and have a pull-up to VDDIO. ### G.3 Full xSYS header For a full xSYS header you will need to connect the pins as discussed in Section G.2, and then connect a 2-wire xCONNECT Link to the xSYS header. The links can be found in the Signal description table (Section 4): they are labelled XL0, XL1, etc in the function column. The 2-wire link comprises two inputs and outputs, labelled ${}^1_{out}, {}^0_{out}, {}^0_{in}$ , and ${}^1_{in}$ . For example, if you choose to use XL0 for xSCOPE I/O, you need to connect up $XL0^1_{out}, XL0^0_{out}, XL0^0_{in}, XL0^1_{in}$ as follows: - XL01<sub>out</sub> (X0D43) to pin 6 of the xSYS header with a 33R series resistor close to the device. - XLO<sub>out</sub> (X0D42) to pin 10 of the xSYS header with a 33R series resistor close to the device. - ► XL0<sup>0</sup><sub>in</sub> (X0D41) to pin 14 of the xSYS header. - ► XL0<sup>1</sup><sub>in</sub> (X0D40) to pin 18 of the xSYS header.