Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1057 | | Number of Logic Elements/Cells | 10570 | | Total RAM Bits | 920448 | | Number of I/O | 335 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 484-BBGA, FCBGA | | Supplier Device Package | 484-FBGA (23x23) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s10f484c6 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong vi Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2005 v3.2 | <ul> <li>Added "Clear Signals" section.</li> <li>Updated "Power Sequencing &amp; Hot Socketing" section.</li> <li>Format changes.</li> </ul> | | | September 2004, v3.1 | <ul> <li>Updated fast regional clock networks description on page 2–73.</li> <li>Deleted the word preliminary from the "specification for the maximum time to relock is 100 µs" on page 2–90.</li> <li>Added information about differential SSTL and HSTL outputs in "External Clock Outputs" on page 2–92.</li> <li>Updated notes in Figure 2–55 on page 2–93.</li> <li>Added information about <i>m</i> counter to "Clock Multiplication &amp; Division" on page 2–101.</li> <li>Updated Note 1 in Table 2–58 on page 2–101.</li> <li>Updated description of "Clock Multiplication &amp; Division" on page 2–88.</li> <li>Updated Table 2–22 on page 2–102.</li> <li>Added references to AN 349 and AN 329 to "External RAM Interfacing" on page 2–115.</li> <li>Table 2–25 on page 2–116: updated the table, updated Notes 3 and 4. Notes 4, 5, and 6, are now Notes 5, 6, and 7, respectively.</li> <li>Updated Table 2–26 on page 2–117.</li> <li>Added information about PCI Compliance to page 2–120.</li> <li>Table 2–32 on page 2–126: updated the table and deleted Note 1.</li> <li>Updated reference to device pin-outs now being available on the web on page 2–130.</li> <li>Added Notes 4 and 5 to Table 2–36 on page 2–130.</li> <li>Updated Note 3 in Table 2–37 on page 2–131.</li> <li>Updated Note 5 in Table 2–41 on page 2–135.</li> </ul> | | | April 2004, v3.0 | <ul> <li>Added note 3 to rows 11 and 12 in Table 2–18.</li> <li>Deleted "Stratix and Stratix GX Device PLL Availability" table.</li> <li>Added I/O standards row in Table 2–28 that support max and min strength.</li> <li>Row clk [1,3,8,10] was removed from Table 2–30.</li> <li>Added checkmarks in Enhanced column for LVPECL, 3.3-V PCML, LVDS, and HyperTransport technology rows in Table 2–32.</li> <li>Removed the Left and Right I/O Banks row in Table 2–34.</li> <li>Changed RCLK values in Figures 2–50 and 2–51.</li> <li>External RAM Interfacing section replaced.</li> </ul> | | | November 2003, v2.2 | <ul> <li>Added 672-pin BGA package information in Table 2–37.</li> <li>Removed support for series and parallel on-chip termination.</li> <li>Termination Technology renamed differential on-chip termination.</li> <li>Updated the number of channels per PLL in Tables 2-38 through 2-42.</li> <li>Updated Figures 2–65 and 2–67.</li> </ul> | | | October 2003, v2.1 | <ul> <li>Updated DDR I information.</li> <li>Updated Table 2–22.</li> <li>Added Tables 2–25, 2–29, 2–30, and 2–72.</li> <li>Updated Figures 2–59, 2–65, and 2–67.</li> <li>Updated the Lock Detect section.</li> </ul> | Section I–2 Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2003, v2.0 | <ul> <li>Added reference on page 2-73 to Figures 2-50 and 2-51 for RCLK connections.</li> <li>Updated ranges for EPLL post-scale and pre-scale dividers on page 2-85.</li> <li>Updated PLL Reconfiguration frequency from 25 to 22 MHz on page 2-87.</li> <li>New requirement to assert are set signal each PLL when it has to reacquire lock on either a new clock after loss of lock (page 2-96).</li> <li>Updated max input frequency for CLK [1,3,8,10] from 462 to 500, Table 2-24.</li> <li>Renamed impedance matching to series termination throughout.</li> <li>Updated naming convention for DQS pins on page 2-112 to match pin tables.</li> <li>Added DDR SDRAM Performance Specification on page 2-117.</li> <li>Added external reference resistor values for terminator technology (page 2-136).</li> <li>Added Terminator Technology Specification on pages 2-137 and 2-138.</li> <li>Updated Tables 2-45 to 2-49 to reflect PLL cross-bank support for high speed differential channels at full speed.</li> <li>Wire bond package performance specification for "high" speed channels was increased to 624 Mbps from 462 Mbps throughout chapter.</li> </ul> | | 3 | July 2005, v1.3 | <ul> <li>Updated "Operating Modes" section.</li> <li>Updated "Temperature Sensing Diode" section.</li> <li>Updated "IEEE Std. 1149.1 (JTAG) Boundary-Scan Support" section.</li> <li>Updated "Configuration" section.</li> </ul> | | | January 2005, v1.2 | Updated limits for JTAG chain of devices. | | | September 2004, v1.1 | <ul> <li>Added new section, "Stratix Automated Single Event Upset (SEU) Detection" on page 3–12.</li> <li>Updated description of "Custom-Built Circuitry" on page 3–13.</li> </ul> | | | April 2003, v1.0 | No new changes in Stratix Device Handbook v2.0. | | 4 | January 2006, v3.4 | Added Table 4–135. | | | July 2005, v3.3 | <ul> <li>Updated Tables 4–6 and 4–30.</li> <li>Updated Tables 4–103 through 4–108.</li> <li>Updated Tables 4–114 through 4–124.</li> <li>Updated Table 4–129.</li> <li>Added Table 4–130.</li> </ul> | Altera Corporation Section I–3 | Chapter | Date/Version | Changes Made | |---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | January 2005, 3.2 | Updated rise and fall input values. | | | September 2004, v3.1 | <ul> <li>Updated Note 3 in Table 4–8 on page 4–4.</li> <li>Updated Table 4–10 on page 4–6.</li> <li>Updated Table 4–20 on page 4–12 through Table 4–23 on page 4–13. Added rows V<sub>IL(AC)</sub> and V<sub>IH(AC)</sub> to each table.</li> <li>Updated Table 4–26 on page 4–14 through Table 4–29 on page 4–15.</li> <li>Updated Table 4–31 on page 4–16.</li> <li>Updated Table 4–36 on page 4–20.</li> <li>Added signals t<sub>OUTCO</sub>, T<sub>XZ</sub>, and T<sub>ZX</sub> to Figure 4–4 on page 4–33.</li> <li>Added rows t<sub>M512CLKENSU</sub> and t<sub>M512CLKENH</sub> to Table 4–40 on page 4–24.</li> <li>Added rows t<sub>M4CLKENSU</sub> and t<sub>M4CLKENH</sub> to Table 4–41 on page 4–24.</li> <li>Updated Note 2 in Table 4–54 on page 4–35.</li> <li>Added rows t<sub>MRAMCLKENSU</sub> and t<sub>MRAMCLKENH</sub> to Table 4–42 on page 4–25.</li> <li>Updated Table 4–46 on page 4–29.</li> <li>Updated Table 4–47 on page 4–29.</li> </ul> | Section I–4 Altera Corporation With the LAB-wide addnsub control signal, a single LE can implement a one-bit adder and subtractor. This saves LE resources and improves performance for logic functions such as DSP correlators and signed multipliers that alternate between addition and subtraction depending on data. The LAB row clocks [7..0] and LAB local interconnect generate the LAB-wide control signals. The MultiTrack $^{\text{IM}}$ interconnect's inherent low skew allows clock and control signal distribution in addition to data. Figure 2–4 shows the LAB control signal generation circuit. Figure 2-4. LAB-Wide Control Signals ## **Logic Elements** The smallest unit of logic in the Stratix architecture, the LE, is compact and provides advanced features with efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can implement any function of four variables. In addition, each LE contains a programmable register and carry chain with carry select capability. A single LE also supports dynamic single bit addition or subtraction mode selectable by an LAB-wide control signal. Each LE drives all types of interconnects: local, row, column, LUT chain, register chain, and direct link interconnects. See Figure 2–5. Figure 2-5. Stratix LE Each LE's programmable register can be configured for D, T, JK, or SR operation. Each register has data, true asynchronous load data, clock, clock enable, clear, and asynchronous load/preset inputs. Global signals, general-purpose I/O pins, or any internal logic can drive the register's clock and clear control signals. Either general-purpose I/O pins or internal logic can drive the clock enable, preset, asynchronous load, and asynchronous data. The asynchronous load data input comes from the data3 input of the LE. For combinatorial functions, the register is bypassed and the output of the LUT drives directly to the outputs of the LE. Each LE has three outputs that drive the local, row, and column routing resources. The LUT or register output can drive these three outputs independently. Two LE outputs drive column or row and direct link routing connections and one drives local interconnect resources. This allows the LUT to drive one output while the register drives another output. This feature, called register packing, improves device utilization because the device can use the register and the LUT for unrelated Table 2–2 shows the Stratix device's routing scheme. | Table 2–2. Strat | ix De | vice F | Routin | ng Scl | heme | | | | | | | | | | | | | |-----------------------------|-----------|----------------|--------------------|--------------------------|-----------------|-----------------|------------------|-----------------|-----------------|------------------|----------|----------------|---------------|-------------|------------|------------|----------| | | | Destination | | | | | | | | | | | | | | | | | Source | LUT Chain | Register Chain | Local Interconnect | Direct Link Interconnect | R4 Interconnect | R8 Interconnect | R24 Interconnect | C4 Interconnect | C8 Interconnect | C16 Interconnect | TE | M512 RAM Block | M4K RAM Block | M-RAM Block | DSP Blocks | Column 10E | Row IOE | | LUT Chain | | | | | | | | | | | > | | | | | | | | Register Chain | | | | | | | | | | | <b>\</b> | | | | | | | | Local<br>Interconnect | | | | | | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>\</b> | | Direct Link<br>Interconnect | | | <b>✓</b> | | | | | | | | | | | | | | | | R4 Interconnect | | | <b>✓</b> | | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | | R8 Interconnect | | | <b>✓</b> | | | <b>✓</b> | | | <b>✓</b> | | | | | | | | | | R24<br>Interconnect | | | | | <b>✓</b> | | <b>~</b> | <b>✓</b> | | <b>✓</b> | | | | | | | | | C4 Interconnect | | | <b>✓</b> | | <b>✓</b> | | | <b>✓</b> | | | | | | | | | | | C8 Interconnect | | | <b>✓</b> | | | <b>✓</b> | | | <b>✓</b> | | | | | | | | | | C16<br>Interconnect | | | | | <b>✓</b> | | <b>\</b> | <b>\</b> | | <b>✓</b> | | | | | | | | | LE | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | | | | M512 RAM<br>Block | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>\</b> | <b>✓</b> | | | | | | | | | | M4K RAM Block | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | | | | M-RAM Block | | | | | | | | <b>✓</b> | <b>✓</b> | | | | | | | | | | DSP Blocks | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | <b>✓</b> | <b>✓</b> | | | | | | | | | | Column IOE | | | | <b>✓</b> | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | Row IOE | | | | <b>✓</b> | | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | #### Pipeline/Post Multiply Register The output of $9 \times 9$ - or $18 \times 18$ -bit multipliers can optionally feed a register to pipeline multiply-accumulate and multiply-add/subtract functions. For $36 \times 36$ -bit multipliers, this register will pipeline the multiplier function. #### **Adder/Output Blocks** The result of the multiplier sub-blocks are sent to the adder/output block which consist of an adder/subtractor/accumulator unit, summation unit, output select multiplexer, and output registers. The results are used to configure the adder/output block as a pure output, accumulator, a simple two-multiplier adder, four-multiplier adder, or final stage of the 36-bit multiplier. You can configure the adder/output block to use output registers in any mode, and must use output registers for the accumulator. The system cannot use adder/output blocks independently of the multiplier. Figure 2–34 shows the adder and output stages. For FIR filters, the DSP block combines the four-multipliers adder mode with the shift register inputs. One set of shift inputs contains the filter data, while the other holds the coefficients loaded in serial or parallel. The input shift register eliminates the need for shift registers external to the DSP block (i.e., implemented in LEs). This architecture simplifies filter design since the DSP block implements all of the filter circuitry. One DSP block can implement an entire 18-bit FIR filter with up to four taps. For FIR filters larger than four taps, DSP blocks can be cascaded with additional adder stages implemented in LEs. Table 2–16 shows the different number of multipliers possible in each DSP block mode according to size. These modes allow the DSP blocks to implement numerous applications for DSP including FFTs, complex FIR, FIR, and 2D FIR filters, equalizers, IIR, correlators, matrix multiplication and many other functions. | Table 2–16. Multiplier Size & Configurations per DSP block | | | | | | | | |------------------------------------------------------------------|----------------------------------------------|--------------------------------------------|----------------------------------------|--|--|--|--| | DSP Block Mode 9 × 9 18 × 18 36 × 36 (1) | | | | | | | | | Multiplier | Eight multipliers with eight product outputs | Four multipliers with four product outputs | One multiplier with one product output | | | | | | Multiply-accumulator | Two multiply and accumulate (52 bits) | Two multiply and accumulate (52 bits) | _ | | | | | | Two-multipliers adder | Four sums of two multiplier products each | Two sums of two multiplier products each | - | | | | | | Four-multipliers adder | Two sums of four multiplier products each | One sum of four multiplier products each | - | | | | | Note to Table 2–16: The number of supported multiply functions shown is based on signed/signed or unsigned/unsigned implementations. #### **DSP Block Interface** Stratix device DSP block outputs can cascade down within the same DSP block column. Dedicated connections between DSP blocks provide fast connections between the shift register inputs to cascade the shift register chains. You can cascade DSP blocks for $9 \times 9$ - or $18 \times 18$ -bit FIR filters larger than four taps, with additional adder stages implemented in LEs. If the DSP block is configured as $36 \times 36$ bits, the adder, subtractor, or accumulator stages are implemented in LEs. Each DSP block can route the shift register chain out of the block to cascade two full columns of DSP blocks. ☐ FPLL9CLK Figure 2–50. Global & Regional Clock Connections from Side Pins & Fast PLL Outputs Note (1), (2) RCLK1 RCLK9 G1 G3 G8 G10 G2 🛕 RCLK0 ▲ G0 🛕 G9 ▲ G11 ▲ RCLK8 ▲ FPLL7CLK \_ ☐ FPLL10CLK 10 10 PLL 7 /1 /1 PLL 10 *g*0 *g*0 ☐ CLK10 CLK0 [ 10 10 CLK1 □ ☐ CLK11 PLL 1 /1 /1 PLL 4 *g*0 *g*0 □ CLK8 CLK2 CLK3 10 10 /1 PLL 3 PI 1 2 /1 g0 g0 Figure 2–50 shows the global and regional clocking from the PLL outputs and the CLK pins. *Notes to Figure 2–50:* FPLL8CLK \_\_ PLL 8 /1 g0 (1) PLLs 1 to 4 and 7 to 10 are fast PLLs. PLLs 5, 6, 11, and 12 are enhanced PLLs. RCLK4 RCLK5 Regional Clocks (2) The global or regional clocks in a fast PLL's quadrant can drive the fast PLL input. A pin or other PLL must drive the global or regional source. The source cannot be driven by internally generated logic before driving the fast PLL. Global Clocks Figure 2–51 shows the global and regional clocking from enhanced PLL outputs and top CLK pins. RCLK14 RCLK15 Regional Clocks /1 PLL 9 The only way you can use the rx\_data\_align is if one of the following is true: - The receiver PLL is only clocking receive channels (no resources for the transmitter) - If all channels can fit in one I/O bank | Table 2-38 | Table 2–38. EP1S30 Differential Channels Note (1) | | | | | | | | | | | |-----------------------|---------------------------------------------------|-------------|-----------------|-----------|-----------|-----------|-----------|---------------------------|------|------|--------| | | Transmitter | Total | Maximum | C | enter F | ast PLI | _S | Corner Fast PLLs (2), (3) | | | | | Package | /Receiver | Channels | Speed<br>(Mbps) | PLL1 | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10 | | 780-pin | Transmitter | 70 | 840 | 18 | 17 | 17 | 18 | (6) | (6) | (6) | (6) | | FineLine<br>BGA | (4) | | 840 (5) | 35 | 35 | 35 | 35 | (6) | (6) | (6) | (6) | | | Receiver | 66 | 840 | 17 | 16 | 16 | 17 | (6) | (6) | (6) | (6) | | | | | 840 (5) | 33 | 33 | 33 | 33 | (6) | (6) | (6) | (6) | | 956-pin | Transmitter (4) | nsmitter 80 | 840 | 19 | 20 | 20 | 19 | 20 | 20 | 20 | 20 | | BGA | | | 840 (5) | 39 | 39 | 39 | 39 | 20 | 20 | 20 | 20 | | | Receiver | 80 | 840 | 20 | 20 | 20 | 20 | 19 | 20 | 20 | 19 | | | | | 840 (5) | 40 | 40 | 40 | 40 | 19 | 20 | 20 | 19 | | 1,020-pin<br>FineLine | Transmitter (4) | 80 (2) (7) | 840 | 19<br>(1) | 20 | 20 | 19<br>(1) | 20 | 20 | 20 | 20 | | BGA | | | 840 (5),(8) | 39<br>(1) | 39<br>(1) | 39<br>(1) | 39<br>(1) | 20 | 20 | 20 | 20 | | | Receiver | 80 (2) (7) | 840 | 20 | 20 | 20 | 20 | 19 (1) | 20 | 20 | 19 (1) | | | | | 840 (5),(8) | 40 | 40 | 40 | 40 | 19 (1) | 20 | 20 | 19 (1) | | Table 2–39. EP1S40 Differential Channels (Part 1 of 2) Note (1) | | | | | | | | | | | | |-----------------------------------------------------------------|--------------------------------|----------|-----------------|------|---------|---------|------|---------------------------|------|------|-------| | | Transmitter/ | Total | Maximum | C | enter F | ast PLI | -S | Corner Fast PLLs (2), (3) | | | | | Package Receiver | | Channels | Speed<br>(Mbps) | PLL1 | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10 | | 780-pin | Transmitter 68 (4) Receiver 66 | 68 | 840 | 18 | 16 | 16 | 18 | (6) | (6) | (6) | (6) | | FineLine<br>BGA | | | 840 (5) | 34 | 34 | 34 | 34 | (6) | (6) | (6) | (6) | | | | 66 | 840 | 17 | 16 | 16 | 17 | (6) | (6) | (6) | (6) | | | | | 840 (5) | 33 | 33 | 33 | 33 | (6) | (6) | (6) | (6) | Figure 3-2. Stratix Device Remote Update #### Note to Figure 3-2: (1) When the Stratix device is configured with the factory configuration, it can handle update data from EPC16, EPC8, or EPC4 configuration device pages and point to the next page in the configuration device. | Table 4-25. | Table 4–25. 3.3-V AGP 1× Specifications (Part 2 of 2) | | | | | | | | |-----------------|-------------------------------------------------------|-----------------------------|-----------------------|---------|-------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | $V_{OH}$ | High-level output voltage | $I_{OUT} = -0.5 \text{ mA}$ | $0.9 \times V_{CCIO}$ | | 3.6 | V | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1.5 mA | | | 0.1 × V <sub>CCIO</sub> | V | | | | Table 4-26 | Table 4–26. 1.5-V HSTL Class I Specifications | | | | | | | | | |----------------------|-----------------------------------------------|-------------------------------|-------------------------|---------|------------------------|------|--|--|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | | | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | | | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | | | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | | | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | | | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> - 0.1 | V | | | | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | | | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (3) | | | 0.4 | V | | | | | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------|-----------------------------|--------------------------------|-------------------------|---------|------------------------|------| | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -16 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 16 \text{ mA } (3)$ | | | 0.4 | V | | Table 4–41. M4<br>2 of 2) | Table 4–41. M4K Block Internal Timing Microparameter Descriptions (Part 2 of 2) | | | | | | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter | | | | | | | t <sub>M4KDATAAH</sub> | A port data hold time after clock | | | | | | | t <sub>M4KADDRASU</sub> | A port address setup time before clock | | | | | | | t <sub>M4KADDRAH</sub> | A port address hold time after clock | | | | | | | t <sub>M4KDATABSU</sub> | B port data setup time before clock | | | | | | | t <sub>M4KDATABH</sub> | B port data hold time after clock | | | | | | | t <sub>M4KADDRBSU</sub> | B port address setup time before clock | | | | | | | t <sub>M4KADDRBH</sub> | B port address hold time after clock | | | | | | | t <sub>M4KDATACO1</sub> | Clock-to-output delay when using output registers | | | | | | | t <sub>M4KDATACO2</sub> | Clock-to-output delay without output registers | | | | | | | t <sub>M4KCLKHL</sub> | Register minimum clock high or low time. This is a limit on the min time for the clock on the registers in these blocks. The actual performance is dependent upon the internal point-to-point delays in the blocks and may give slower performance as shown inTable 4–36 on page 4–20 and as reported by the timing analyzer in the Quartus II software. | | | | | | Minimum clear pulse width $t_{\mathsf{M4KCLR}}$ | | Table 4–42. M-RAM Block Internal Timing Microparameter Descriptions (Part 1 of 2) | | | | | | |--------------------------|------------------------------------------------------------------------------------|--|--|--|--|--| | Symbol | Parameter | | | | | | | t <sub>MRAMRC</sub> | Synchronous read cycle time | | | | | | | t <sub>MRAMWC</sub> | Synchronous write cycle time | | | | | | | t <sub>MRAMWERESU</sub> | Write or read enable setup time before clock | | | | | | | t <sub>MRAMWEREH</sub> | Write or read enable hold time after clock | | | | | | | t <sub>MRAMCLKENSU</sub> | Clock enable setup time before clock | | | | | | | t <sub>MRAMCLKENH</sub> | Clock enable hold time after clock | | | | | | | t <sub>MRAMBESU</sub> | Byte enable setup time before clock | | | | | | | t <sub>MRAMBEH</sub> | Byte enable hold time after clock | | | | | | | t <sub>MRAMDATAASU</sub> | A port data setup time before clock | | | | | | | t <sub>MRAMDATAAH</sub> | A port data hold time after clock | | | | | | | t <sub>MRAMADDRASU</sub> | A port address setup time before clock | | | | | | | t <sub>MRAMADDRAH</sub> | A port address hold time after clock | | | | | | | t <sub>MRAMDATABSU</sub> | B port setup time before clock | | | | | | | | E Chard Crade 6 Chard Crade 7 Chard Crade 9 C | | | | | | | | | | |---------------------------|-----------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|-------| | Parameter | | -5 Speed Grade | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | Unit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Uiiit | | 1.5-V LVTTL | 2 mA | | 5,460 | | 5,733 | | 5,733 | | 5,733 | ps | | | 4 mA | | 2,690 | | 2,824 | | 2,824 | | 2,824 | ps | | | 8 mA | | 1,398 | | 1,468 | | 1,468 | | 1,468 | ps | | GTL+ | | | 6 | | 6 | | 6 | | 6 | ps | | CTT | | | 845 | | 887 | | 887 | | 887 | ps | | SSTL-3 Class I | | | 638 | | 670 | | 670 | | 670 | ps | | SSTL-3 Class II | | | 144 | | 151 | | 151 | | 151 | ps | | SSTL-2 Class | I | | 604 | | 634 | | 634 | | 634 | ps | | SSTL-2 Class | II | | 211 | | 221 | | 221 | | 221 | ps | | SSTL-18 Class | s I | | 955 | | 1,002 | | 1,002 | | 1,002 | ps | | 1.5-V HSTL CI | ass I | | 733 | | 769 | | 769 | | 769 | ps | | 1.8-V HSTL CI | ass I | | 372 | | 390 | | 390 | | 390 | ps | | LVDS | | | -196 | | -206 | | -206 | | -206 | ps | | LVPECL | | | -148 | | -156 | | -156 | | -156 | ps | | PCML | | | -147 | | -155 | | -155 | | -155 | ps | | HyperTransport technology | | | -93 | | -98 | | -98 | | -98 | ps | Note to Table 4–103 through 4–106: <sup>(1)</sup> These parameters are only available on row I/O pins. | Table 4–107. | Table 4–107. Stratix I/O Standard Output Delay Adders for Slow Slew Rate on Column Pins (Part 1 of 2) | | | | | | | | | | | |--------------|-------------------------------------------------------------------------------------------------------|-------------------|-------|---------|----------------|-----|----------------|-----|----------------|------|--| | Parameter | | -5 Speed Grade -6 | | -6 Spee | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | LVCMOS | 2 mA | | 1,822 | | 1,913 | | 1,913 | | 1,913 | ps | | | | 4 mA | | 684 | | 718 | | 718 | | 718 | ps | | | | 8 mA | | 233 | | 245 | | 245 | | 245 | ps | | | | 12 mA | | 1 | | 1 | | 1 | | 1 | ps | | | | 24 mA | | -608 | | -638 | | -638 | | -638 | ps | | | Table 4–108. | Stratix I/O S | Standard | Output De | lay Adde | rs for Slo | w Slew R | ate on Ro | w Pins | | | |----------------|---------------|----------|-----------|----------|------------|----------|-----------|----------------|--------|-------| | I/O Stand | dord | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Speed Grade | | Unit | | I/U Statit | ıaru | Min | Max | Min | Max | Min | Max | Min | Max | UIIII | | LVCMOS | 2 mA | | 1,571 | | 1,650 | | 1,650 | | 1,650 | ps | | | 4 mA | | 594 | | 624 | | 624 | | 624 | ps | | | 8 mA | | 208 | | 218 | | 218 | | 218 | ps | | | 12 mA | | 0 | | 0 | | 0 | | 0 | ps | | 3.3-V LVTTL | 4 mA | | 1,571 | | 1,650 | | 1,650 | | 1,650 | ps | | | 8 mA | | 1,393 | | 1,463 | | 1,463 | | 1,463 | ps | | | 12 mA | | 596 | | 626 | | 626 | | 626 | ps | | | 16 mA | | 562 | | 590 | | 590 | | 590 | ps | | 2.5-V LVTTL | 2 mA | | 2,562 | | 2,690 | | 2,690 | | 2,690 | ps | | | 8 mA | | 1,343 | | 1,410 | | 1,410 | | 1,410 | ps | | | 12 mA | | 864 | | 907 | | 907 | | 907 | ps | | | 16 mA | | 945 | | 992 | | 992 | | 992 | ps | | 1.8-V LVTTL | 2 mA | | 6,306 | | 6,621 | | 6,621 | | 6,621 | ps | | | 8 mA | | 3,369 | | 3,538 | | 3,538 | | 3,538 | ps | | | 12 mA | | 2,932 | | 3,079 | | 3,079 | | 3,079 | ps | | 1.5-V LVTTL | 2 mA | | 9,759 | | 10,247 | | 10,247 | | 10,247 | ps | | | 4 mA | | 6,830 | | 7,172 | | 7,172 | | 7,172 | ps | | | 8 mA | | 5,699 | | 5,984 | | 5,984 | | 5,984 | ps | | GTL+ | | | -333 | | -350 | | -350 | | -350 | ps | | CTT | | | 591 | | 621 | | 621 | | 621 | ps | | SSTL-3 Class I | | | 267 | | 280 | | 280 | | 280 | ps | | SSTL-3 Class I | I | | -346 | | -363 | | -363 | | -363 | ps | | SSTL-2 Class I | | | 481 | | 505 | | 505 | | 505 | ps | | SSTL-2 Class I | l _ | | -58 | | -61 | | -61 | | -61 | ps | | SSTL-18 Class | I | | 2,207 | | 2,317 | | 2,317 | | 2,317 | ps | | 1.5-V HSTL Cla | ass I | | 1,966 | | 2,064 | | 2,064' | | 2,064 | ps | | 1.8-V HSTL Cla | ass I | | 1,208 | | 1,268 | | 1,460 | | 1,720 | ps | Tables 4–109 and 4–110 show the adder delays for the column and row IOE programmable delays. These delays are controlled with the Quartus II software logic options listed in the Parameter column. | Table 4–109. Stratix | | | d Grade | | d Grade | . , | d Grade | -8 Snee | ed Grade | | |-----------------------------------|---------|-----|---------|-----|---------|-----|---------|---------|----------|------| | Parameter | Setting | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay | Off | | 3,970 | | 4,367 | | 5,022 | | 5,908 | ps | | to internal cells | Small | | 3,390 | | 3,729 | | 4,288 | | 5,045 | ps | | | Medium | | 2,810 | | 3,091 | | 3,554 | | 4,181 | ps | | | Large | | 224 | | 235 | | 270 | | 318 | ps | | | On | | 224 | | 235 | | 270 | | 318 | ps | | Decrease input delay | Off | | 3,900 | | 4,290 | | 4,933 | | 5,804 | ps | | to input register | On | | 0 | | 0 | | 0 | | 0 | ps | | Decrease input delay | Off | | 1,240 | | 1,364 | | 1,568 | | 1,845 | ps | | to output register | On | | 0 | | 0 | | 0 | | 0 | ps | | Increase delay to output pin | Off | | 0 | | 0 | | 0 | | 0 | ps | | | On | | 397 | | 417 | | 417 | | 417 | ps | | Increase delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output enable pin | On | | 338 | | 372 | | 427 | | 503 | ps | | Increase output clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase input clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase output | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable clock enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | uciay | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase t <sub>ZX</sub> delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output pin | On | | 2,199 | | 2,309 | | 2,309 | | 2,309 | ps | Table 4–117. Stratix Maximum Input Clock Rate for CLK[7..4] & CLK[15..12] Pins in Wire-Bond Packages (Part 2 of 2) | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | |-------------------------------|-------------------|-------------------|-------------------|------| | GTL+ | 250 | 200 | 200 | MHz | | SSTL-3 Class I | 300 | 250 | 250 | MHz | | SSTL-3 Class II | 300 | 250 | 250 | MHz | | SSTL-2 Class I | 300 | 250 | 250 | MHz | | SSTL-2 Class II | 300 | 250 | 250 | MHz | | SSTL-18 Class I | 300 | 250 | 250 | MHz | | SSTL-18 Class II | 300 | 250 | 250 | MHz | | 1.5-V HSTL Class I | 300 | 180 | 180 | MHz | | 1.5-V HSTL Class II | 300 | 180 | 180 | MHz | | 1.8-V HSTL Class I | 300 | 180 | 180 | MHz | | 1.8-V HSTL Class II | 300 | 180 | 180 | MHz | | 3.3-V PCI | 422 | 390 | 390 | MHz | | 3.3-V PCI-X 1.0 | 422 | 390 | 390 | MHz | | Compact PCI | 422 | 390 | 390 | MHz | | AGP 1× | 422 | 390 | 390 | MHz | | AGP 2× | 422 | 390 | 390 | MHz | | CTT | 250 | 180 | 180 | MHz | | Differential 1.5-V HSTL<br>C1 | 300 | 180 | 180 | MHz | | LVPECL (1) | 422 | 400 | 400 | MHz | | PCML (1) | 215 | 200 | 200 | MHz | | LVDS (1) | 422 | 400 | 400 | MHz | | HyperTransport technology (1) | 422 | 400 | 400 | MHz | Table 4–118. Stratix Maximum Input Clock Rate for CLK[0, 2, 9, 11] Pins & FPLL[10..7]CLK Pins in Wire-Bond Packages (Part 1 of 2) | I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | |--------------|-------------------|-------------------|-------------------|------| | LVTTL | 422 | 390 | 390 | MHz | | 2.5 V | 422 | 390 | 390 | MHz | | 1.8 V | 422 | 390 | 390 | MHz | | 1.5 V | 422 | 390 | 390 | MHz | Tables 4–125 and 4–126 show the high-speed I/O timing for Stratix devices. | Symbol | Conditions | -5 Speed Grade | | -6 Speed Grade | | -7 Speed Grade | | | -8 Speed Grade | | | Unit | | | |------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------|-----|----------------|-----|----------------|-----|-----|----------------|-----|-----|------|-------|-------| | Oymbol . | Conuntions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Julii | | f <sub>HSCLK</sub> (Clock<br>frequency)<br>(LVDS,<br>LVPECL,<br>HyperTransport<br>technology)<br>f <sub>HSCLK</sub> = f <sub>HSDR</sub> /<br>W | W = 4 to 30<br>(Serdes used) | 10 | | 210 | 10 | | 210 | 10 | | 156 | 10 | | 115.5 | MHz | | | W = 2 (Serdes bypass) | 50 | | 231 | 50 | | 231 | 50 | | 231 | 50 | | 231 | MHz | | | W = 2 (Serdes used) | 150 | | 420 | 150 | | 420 | 150 | | 312 | 150 | | 231 | MHz | | | W = 1 (Serdes bypass) | 100 | | 462 | 100 | | 462 | 100 | | 462 | 100 | | 462 | MHz | | | W = 1 (Serdes used) | 300 | | 717 | 300 | | 717 | 300 | | 624 | 300 | | 462 | MHz | | f <sub>HSDR</sub> Device | J = 10 | 300 | | 840 | 300 | | 840 | 300 | | 640 | 300 | | 462 | Mbps | | operation<br>(LVDS, | J = 8 | 300 | | 840 | 300 | | 840 | 300 | | 640 | 300 | | 462 | Mbps | | LVPECL, | J = 7 | 300 | | 840 | 300 | | 840 | 300 | | 640 | 300 | | 462 | Mbps | | HyperTransport | J = 4 | 300 | | 840 | 300 | | 840 | 300 | | 640 | 300 | | 462 | Mbps | | technology) | J = 2 | 100 | | 462 | 100 | | 462 | 100 | | 640 | 100 | | 462 | Mbps | | | J = 1 (LVDS<br>and LVPECL<br>only) | 100 | | 462 | 100 | | 462 | 100 | | 640 | 100 | | 462 | Mbps | Tables 4–131 through 4–133 describe the Stratix device fast PLL specifications. | Symbol | Parameter | Min | Max | Unit | |------------------------------------|---------------------------------------------------------------------------------------|-------|-------|---------| | f <sub>IN</sub> | CLKIN frequency (1), (2), (3) | 10 | 717 | MHz | | f <sub>INPFD</sub> | Input frequency to PFD | 10 | 500 | MHz | | f <sub>OUT</sub> | Output frequency for internal global or regional clock (3) | 9.375 | 420 | MHz | | f <sub>OUT_DIFFIO</sub> | Output frequency for external clock driven out on a differential I/O data channel (2) | (5) | (5) | | | f <sub>VCO</sub> | VCO operating frequency | 300 | 1,000 | MHz | | t <sub>INDUTY</sub> | CLKIN duty cycle | 40 | 60 | % | | t <sub>INJITTER</sub> | Period jitter for CLKIN pin | | ±200 | ps | | t <sub>DUTY</sub> | Duty cycle for DFFIO 1× CLKOUT pin (6) | 45 | 55 | % | | t <sub>JITTER</sub> | Period jitter for DIFFIO clock out (6) | | (5) | ps | | t <sub>LOCK</sub> | Time required for PLL to acquire lock | 10 | 100 | μs | | m | Multiplication factors for <i>m</i> counter (6) | 1 | 32 | Integer | | <i>l</i> 0, <i>l</i> 1, <i>g</i> 0 | Multiplication factors for I0, I1, and g0 counter (7), (8) | 1 | 32 | Integer | | t <sub>ARESET</sub> | Minimum pulse width on areset signal | 10 | | ns | | Table 4–132. | Fast PLL Specifications for -7 Speed Gra | des (P | art 1 of 2) | | |-----------------------|-----------------------------------------------------------------------------------|--------|-------------|------| | Symbol | Parameter | Min | Max | Unit | | f <sub>IN</sub> | CLKIN frequency (1), (3) | 10 | 640 | MHz | | f <sub>INPFD</sub> | Input frequency to PFD | 10 | 500 | MHz | | f <sub>OUT</sub> | Output frequency for internal global or regional clock (4) | 9.375 | 420 | MHz | | fout_diffio | Output frequency for external clock driven out on a differential I/O data channel | (5) | (5) | MHz | | f <sub>VCO</sub> | VCO operating frequency | 300 | 700 | MHz | | t <sub>INDUTY</sub> | CLKIN duty cycle | 40 | 60 | % | | t <sub>INJITTER</sub> | Period jitter for CLKIN pin | | ±200 | ps | | t <sub>DUTY</sub> | Duty cycle for DFFIO 1× CLKOUT pin (6) | 45 | 55 | % |