Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 1057 | | Number of Logic Elements/Cells | 10570 | | Total RAM Bits | 920448 | | Number of I/O | 345 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 672-BBGA | | Supplier Device Package | 672-FBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s10f672c6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **About This Handbook** This handbook provides comprehensive information about the Altera® Stratix family of devices. # How to Find Information You can find more information in the following ways: - The Adobe Acrobat Find feature, which searches the text of a PDF document. Click the binoculars toolbar icon to open the Find dialog box. - Acrobat bookmarks, which serve as an additional table of contents in PDF documents. - Thumbnail icons, which provide miniature previews of each page, provide a link to the pages. - Numerous links, shown in green text, which allow you to jump to related information. ### How to Contact Altera For the most up-to-date information about Altera products, go to the Altera world-wide web site at www.altera.com. For technical support on this product, go to www.altera.com/mysupport. For additional information about Altera products, consult the sources shown below. | Information Type | USA & Canada | All Other Locations | | | |--------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------|--|--| | Technical support | www.altera.com/mysupport/ | www.altera.com/mysupport/ | | | | | (800) 800-EPLD (3753)<br>(7:00 a.m. to 5:00 p.m. Pacific Time) | +1 408-544-8767<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | | | Product literature | www.altera.com | www.altera.com | | | | Altera literature services | literature@altera.com | literature@altera.com | | | | Non-technical customer service | (800) 767-3753 | + 1 408-544-7000<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | | | FTP site | ftp.altera.com | ftp.altera.com | | | Altera Corporation ix Stratix devices are available in space-saving FineLine BGA® and ball-grid array (BGA) packages (see Tables 1–3 through 1–5). All Stratix devices support vertical migration within the same package (for example, you can migrate between the EP1S10, EP1S20, and EP1S25 devices in the 672-pin BGA package). Vertical migration means that you can migrate to devices whose dedicated pins, configuration pins, and power pins are the same for a given package across device densities. For I/O pin migration across densities, you must cross-reference the available I/O pins using the device pin-outs for all planned densities of a given package type to identify which I/O pins are migrational. The Quartus® II software can automatically cross reference and place all pins except differential pins for migration when given a device migration list. You must use the pin-outs for each device to verify the differential placement migration. A future version of the Quartus II software will support differential pin migration. | Table 1-3. | Table 1–3. Stratix Package Options & I/O Pin Counts | | | | | | | | | |------------|-----------------------------------------------------|----------------|----------------------------|----------------------------|----------------------------|------------------------------|------------------------------|--|--| | Device | 672-Pin<br>BGA | 956-Pin<br>BGA | 484-Pin<br>FineLine<br>BGA | 672-Pin<br>FineLine<br>BGA | 780-Pin<br>FineLine<br>BGA | 1,020-Pin<br>FineLine<br>BGA | 1,508-Pin<br>FineLine<br>BGA | | | | EP1S10 | 345 | | 335 | 345 | 426 | | | | | | EP1S20 | 426 | | 361 | 426 | 586 | | | | | | EP1S25 | 473 | | | 473 | 597 | 706 | | | | | EP1S30 | | 683 | | | 597 | 726 | | | | | EP1S40 | | 683 | | | 615 | 773 | 822 | | | | EP1S60 | | 683 | | | | 773 | 1,022 | | | | EP1S80 | | 683 | | | | 773 | 1,203 | | | #### Note to Table 1-3: <sup>(1)</sup> All I/O pin counts include 20 dedicated clock input pins (clk [15..0] p, clk0n, clk2n, clk9n, and clk11n) that can be used for data inputs. | Table 1–4. Stratix BGA Package Sizes | | | | | | |--------------------------------------|---------|---------|--|--|--| | Dimension 672 Pin 956 Pin | | | | | | | Pitch (mm) | 1.27 | 1.27 | | | | | Area (mm²) | 1,225 | 1,600 | | | | | Length × width (mm × mm) | 35 × 35 | 40 × 40 | | | | Figure 2-5. Stratix LE Each LE's programmable register can be configured for D, T, JK, or SR operation. Each register has data, true asynchronous load data, clock, clock enable, clear, and asynchronous load/preset inputs. Global signals, general-purpose I/O pins, or any internal logic can drive the register's clock and clear control signals. Either general-purpose I/O pins or internal logic can drive the clock enable, preset, asynchronous load, and asynchronous data. The asynchronous load data input comes from the data3 input of the LE. For combinatorial functions, the register is bypassed and the output of the LUT drives directly to the outputs of the LE. Each LE has three outputs that drive the local, row, and column routing resources. The LUT or register output can drive these three outputs independently. Two LE outputs drive column or row and direct link routing connections and one drives local interconnect resources. This allows the LUT to drive one output while the register drives another output. This feature, called register packing, improves device utilization because the device can use the register and the LUT for unrelated Figure 2-16. M512 RAM Block LAB Row Interface #### M4K RAM Blocks The M4K RAM block includes support for true dual-port RAM. The M4K RAM block is used to implement buffers for a wide variety of applications such as storing processor code, implementing lookup schemes, and implementing larger memory applications. Each block contains 4,608 RAM bits (including parity bits). M4K RAM blocks can be configured in the following modes: - True dual-port RAM - Simple dual-port RAM - Single-port RAM - FIFO - ROM - Shift register When configured as RAM or ROM, you can use an initialization file to pre-load the memory contents. Figure 2-17. M4K RAM Block Control Signals Figure 2-18. M4K RAM Block LAB Row Interface Figure 2–25. Input/Output Clock Mode in True Dual-Port Mode Notes (1), (2) Notes to Figure 2-25: - (1) All registers shown have asynchronous clear ports. - (2) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. The DSP block consists of the following elements: - Multiplier block - Adder/output block #### **Multiplier Block** The DSP block multiplier block consists of the input registers, a multiplier, and pipeline register for pipelining multiply-accumulate and multiply-add/subtract functions as shown in Figure 2–32. Figure 2-32. Multiplier Sub-Block within Stratix DSP Block Note to Figure 2-32: (1) These signals can be unregistered or registered once to match data path pipelines if required. The pllenable pin is a dedicated pin that enables/disables PLLs. When the pllenable pin is low, the clock output ports are driven by GND and all the PLLs go out of lock. When the pllenable pin goes high again, the PLLs relock and resynchronize to the input clocks. You can choose which PLLs are controlled by the pllenable signal by connecting the pllenable input port of the altpll megafunction to the common pllenable input pin. The areset signals are reset/resynchronization inputs for each PLL. The areset signal should be asserted every time the PLL loses lock to guarantee correct phase relationship between the PLL output clocks. Users should include the areset signal in designs if any of the following conditions are true: - PLL Reconfiguration or Clock switchover enables in the design. - Phase relationships between output clocks need to be maintained after a loss of lock condition The device input pins or logic elements (LEs) can drive these input signals. When driven high, the PLL counters will reset, clearing the PLL output and placing the PLL out of lock. The VCO will set back to its nominal setting (~700 MHz). When driven low again, the PLL will resynchronize to its input as it relocks. If the target VCO frequency is below this nominal frequency, then the output frequency will start at a higher value than desired as the PLL locks. If the system cannot tolerate this, the clkena signal can disable the output clocks until the PLL locks. The pfdena signals control the phase frequency detector (PFD) output with a programmable gate. If you disable the PFD, the VCO operates at its last set value of control voltage and frequency with some long-term drift to a lower frequency. The system continues running when the PLL goes out of lock or the input clock is disabled. By maintaining the last locked frequency, the system has time to store its current settings before shutting down. You can either use your own control signal or a clkloss status signal to trigger pfdena. The clkena signals control the enhanced PLL regional and global outputs. Each regional and global output port has its own clkena signal. The clkena signals synchronously disable or enable the clock at the PLL output port by gating the outputs of the g and l counters. The clkena signals are registered on the falling edge of the counter output clock to enable or disable the clock without glitches. Figure 2–57 shows the waveform example for a PLL clock port enable. The PLL can remain locked independent of the clkena signals since the loop-related counters are not affected. This feature is useful for applications that require a low power or sleep mode. Upon re-enabling, the PLL does not need a and/or output enable registers. A programmable delay exists to increase the $t_{ZX}$ delay to the output pin, which is required for ZBT interfaces. Table 2–24 shows the programmable delays for Stratix devices. | Table 2–24. Stratix Programmable Delay Chain | | | | | | | |----------------------------------------------|----------------------------------------------|--|--|--|--|--| | Programmable Delays | Quartus II Logic Option | | | | | | | Input pin to logic array delay | Decrease input delay to internal cells | | | | | | | Input pin to input register delay | Decrease input delay to input register | | | | | | | Output pin delay | Increase delay to output pin | | | | | | | Output enable register t <sub>CO</sub> delay | Increase delay to output enable pin | | | | | | | Output t <sub>ZX</sub> delay | Increase t <sub>ZX</sub> delay to output pin | | | | | | | Output clock enable delay | Increase output clock enable delay | | | | | | | Input clock enable delay | Increase input clock enable delay | | | | | | | Logic array to output register delay | Decrease input delay to output register | | | | | | | Output enable clock enable delay | Increase output enable clock enable delay | | | | | | The IOE registers in Stratix devices share the same source for clear or preset. You can program preset or clear for each individual IOE. You can also program the registers to power up high or low after configuration is complete. If programmed to power up low, an asynchronous clear can control the registers. If programmed to power up high, an asynchronous preset can control the registers. This feature prevents the inadvertent activation of another device's active-low input upon power-up. If one register in an IOE uses a preset or clear signal then all registers in the IOE must use that same signal if they require preset or clear. Additionally a synchronous reset signal is available for the IOE registers. #### Double-Data Rate I/O Pins Stratix devices have six registers in the IOE, which support DDR interfacing by clocking data on both positive and negative clock edges. The IOEs in Stratix devices support DDR inputs, DDR outputs, and bidirectional DDR modes. When using the IOE for DDR inputs, the two input registers clock double rate input data on alternating edges. An input latch is also used within the IOE for DDR input acquisition. The latch holds the data that is present during the clock high times. This allows both bits of data to be synchronous with the same clock edge (either rising or falling). Figure 2–65 shows an IOE configured for DDR input. Figure 2–66 shows the DDR input timing diagram. #### **Programmable Pull-Up Resistor** Each Stratix device I/O pin provides an optional programmable pull-up resistor during user mode. If this feature is enabled for an I/O pin, the pull-up resistor (typically 25 k $\Omega$ ) weakly holds the output to the V<sub>CCIO</sub> level of the output pin's bank. Table 2–30 shows which pin types support the weak pull-up resistor feature. | Table 2–30. Programmable Weak Pull-Up Resistor Support | | | | | | |--------------------------------------------------------|--------------|--|--|--|--| | Pin Type Programmable Weak Pull-Up Re | | | | | | | I/O pins | ✓ | | | | | | CLK[150] | | | | | | | FCLK | ~ | | | | | | FPLL[710]CLK | | | | | | | Configuration pins | | | | | | | JTAG pins | <b>√</b> (1) | | | | | *Note to Table 2–30:* (1) TDO pins do not support programmable weak pull-up resistors. #### Advanced I/O Standard Support Stratix device IOEs support the following I/O standards: - LVTTL - LVCMOS - 1.5 V - 1.8 V - 2.5 V - 3.3-V PCI - 3.3-V PCI-X 1.0 - 3.3-V AGP (1× and 2×) - LVDS - LVPECL - 3.3-V PCML - HyperTransport - Differential HSTL (on input/output clocks only) - Differential SSTL (on output column clock pins only) - GTL/GTL+ - 1.5-V HSTL Class I and II For more information on I/O standards supported by Stratix devices, see the *Selectable I/O Standards in Stratix & Stratix GX Devices* chapter of the *Stratix Device Handbook, Volume 2*. Stratix devices contain eight I/O banks in addition to the four enhanced PLL external clock out banks, as shown in Figure 2–70. The four I/O banks on the right and left of the device contain circuitry to support high-speed differential I/O for LVDS, LVPECL, 3.3-V PCML, and HyperTransport inputs and outputs. These banks support all I/O standards listed in Table 2–31 except PCI I/O pins or PCI-X 1.0, GTL, SSTL-18 Class II, and HSTL Class II outputs. The top and bottom I/O banks support all single-ended I/O standards. Additionally, Stratix devices support four enhanced PLL external clock output banks, allowing clock output capabilities such as differential support for SSTL and HSTL. Table 2–32 shows I/O standard support for each I/O bank. | Table 2–41. EP1S80 Differential Channels (Part 2 of 2) Note (1) | | | | | | | | | | | | |-----------------------------------------------------------------|-----------------|-----------------------|------------------|------------|------------|------------|---------------------------|------------|------------|------------|------------| | | Transmitter/ | Maximum | Center Fast PLLs | | | | Corner Fast PLLs (2), (3) | | | | | | Package | Receiver | Channels | Speed<br>(Mbps) | PLL1 | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10 | | 1,508-pin<br>FineLine | Transmitter (4) | 80 (72)<br><i>(7)</i> | 840 | 10<br>(10) | 10<br>(10) | 10<br>(10) | 10<br>(10) | 20<br>(8) | 20<br>(8) | 20 (8) | 20 (8) | | BGA | | | 840 (5),(8) | 20<br>(20) | 20<br>(20) | 20<br>(20) | 20<br>(20) | 20<br>(8) | 20<br>(8) | 20 (8) | 20 (8) | | | Receiver | 80 (56)<br>(7) | 840 | 20 | 20 | 20 | 20 | 10<br>(14) | 10<br>(14) | 10<br>(14) | 10<br>(14) | | | | | 840 (5),(8) | 40 | 40 | 40 | 40 | 10<br>(14) | 10<br>(14) | 10<br>(14) | 10<br>(14) | #### Notes to Tables 2–38 through 2–41: - (1) The first row for each transmitter or receiver reports the number of channels driven directly by the PLL. The second row below it shows the maximum channels a PLL can drive if cross bank channels are used from the adjacent center PLL. For example, in the 780-pin FineLine BGA EP1S30 device, PLL 1 can drive a maximum of 18 transmitter channels at 840 Mbps or a maximum of 35 transmitter channels at 840 Mbps. The Quartus II software may also merge transmitter and receiver PLLs when a receiver is driving a transmitter. In this case, one fast PLL can drive both the maximum numbers of receiver and transmitter channels. - (2) Some of the channels accessible by the center fast PLL and the channels accessible by the corner fast PLL overlap. Therefore, the total number of channels is not the addition of the number of channels accessible by PLLs 1, 2, 3, and 4 with the number of channels accessible by PLLs 7, 8, 9, and 10. For more information on which channels overlap, see the Stratix device pin-outs at www.altera.com. - (3) The corner fast PLLs in this device support a data rate of 840 Mbps for channels labeled "high" speed in the device pin-outs at www.altera.com. - (4) The numbers of channels listed include the transmitter clock output (tx\_outclock) channel. An extra data channel can be used if a DDR clock is needed. - (5) These channels span across two I/O banks per side of the device. When a center PLL clocks channels in the opposite bank on the same side of the device it is called cross-bank PLL support. Both center PLLs can clock cross-bank channels simultaneously if say PLL\_1 is clocking all receiver channels and PLL\_2 is clocking all transmitter channels. You cannot have two adjacent PLLs simultaneously clocking cross-bank receiver channels or two adjacent PLLs simultaneously clocking transmitter channels. Cross-bank allows for all receiver channels on one side of the device to be clocked on one clock while all transmitter channels on the device are clocked on the other center PLL. Crossbank PLLs are supported at full-speed, 840 Mbps. For wire-bond devices, the full-speed is 624 Mbps. - (6) PLLs 7, 8, 9, and 10 are not available in this device. - (7) The number in parentheses is the number of slow-speed channels, guaranteed to operate at up to 462 Mbps. These channels are independent of the high-speed differential channels. For the location of these channels, see the device pin-outs at www.altera.com. - (8) See the Stratix device pin-outs at www.altera.com. Channels marked "high" speed are 840 MBps and "low" speed channels are 462 MBps. The high-speed differential I/O circuitry supports the following high speed I/O interconnect standards and applications: - UTOPIA IV - SPI-4 Phase 2 (POS-PHY Level 4) - SFI-4 - 10G Ethernet XSBI | Table 4–42. M-RAM Block Internal Timing Microparameter<br>Descriptions (Part 2 of 2) | | | | | | |--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Symbol Parameter | | | | | | | $t_{MRAMDATABH}$ | B port hold time after clock | | | | | | t <sub>MRAMADDRBSU</sub> | B port address setup time before clock | | | | | | t <sub>MRAMADDRBH</sub> | B port address hold time after clock | | | | | | t <sub>MRAMDATACO1</sub> | Clock-to-output delay when using output registers | | | | | | t <sub>MRAMDATACO2</sub> | Clock-to-output delay without output registers | | | | | | t <sub>MRAMCLKHL</sub> | Register minimum clock high or low time. This is a limit on the min time for the clock on the registers in these blocks. The actual performance is dependent upon the internal point-to-point delays in the blocks and may give slower performance as shown in Table 4–36 on page 4–20 and as reported by the timing analyzer in the Quartus II software. | | | | | | t <sub>MRAMCLR</sub> | Minimum clear pulse width. | | | | | | Table 4–53. Stratix Regional Clock External I/O Ti | iming Parameters (Part 2 | |----------------------------------------------------|--------------------------| | <b>of 2)</b> Notes (1), (2) | | | | | | Symbol | Parameter | | | | | | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | t <sub>XZPLL</sub> | Synchronous IOE output enable register to output pin disable delay using regional clock fed by Enhanced PLL with default phase setting | | | | | | | t <sub>ZXPLL</sub> | Synchronous IOE output enable register to output pin enable delay using regional clock fed by Enhanced PLL with default phase setting | | | | | | #### *Notes to Table 4–53:* - (1) These timing parameters are sample-tested only. - (2) These timing parameters are for column and row IOE pins. You should use the Quartus II software to verify the external timing for any pin. Table 4–54 shows the external I/O timing parameters when using global clock networks. | <b>Table 4–3</b> (2) | 54. Stratix Global Clock External I/O Timing Parameters Notes (1), | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by ${\tt CLK}$ pin | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by CLK pin | | t <sub>OUTCO</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with global clock fed by CLK pin | | t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | | t <sub>INHPLL</sub> | Hold time for input or bidirectional pin using IOE input register with global clock fed by Enhanced PLL with default phase setting | | t <sub>OUTCOPLL</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with global clock Enhanced PLL with default phase setting | | t <sub>XZPLL</sub> | Synchronous IOE output enable register to output pin disable delay using global clock fed by Enhanced PLL with default phase setting | | t <sub>ZXPLL</sub> | Synchronous IOE output enable register to output pin enable delay using global clock fed by Enhanced PLL with default phase setting | #### Notes to Table 4-54: - (1) These timing parameters are sample-tested only. - (2) These timing parameters are for column and row IOE pins. You should use the Quartus II software to verify the external timing for any pin. #### Stratix External I/O Timing These timing parameters are for both column IOE and row IOE pins. In EP1S30 devices and above, you can decrease the $t_{SU}$ time by using the FPLLCLK, but may get positive hold time in EP1S60 and EP1S80 devices. You should use the Quartus II software to verify the external devices for any pin. Tables 4–55 through 4–60 show the external timing parameters on column and row pins for EP1S10 devices. | Table 4–55. EP1S10 External I/O Timing on Column Pins Using Fast Regional Clock Networks Note (1) | | | | | | | | | | |---------------------------------------------------------------------------------------------------|---------|---------|----------------|-------|----------------|-------|----------------|-----|------| | D | -5 Spee | d Grade | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.238 | | 2.325 | | 2.668 | | NA | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | t <sub>OUTCO</sub> | 2.240 | 4.549 | 2.240 | 4.836 | 2.240 | 5.218 | NA | NA | ns | | t <sub>XZ</sub> | 2.180 | 4.423 | 2.180 | 4.704 | 2.180 | 5.094 | NA | NA | ns | | t <sub>ZX</sub> | 2.180 | 4.423 | 2.180 | 4.704 | 2.180 | 5.094 | NA | NA | ns | | Table 4–56. EP1S10 External I/O Timing on Column Pins Using Regional Clock Networks Note (1) | | | | | | | | | | | |----------------------------------------------------------------------------------------------|----------------|-------|---------|----------------|-------|----------------|----|----------------|------|--| | Parameter | -5 Speed Grade | | -6 Spee | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | | | Min | Max | Min | Max | Min | Max | | | Unit | | | t <sub>INSU</sub> | 1.992 | | 2.054 | | 2.359 | | NA | | ns | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | t <sub>оитсо</sub> | 2.395 | 4.795 | 2.395 | 5.107 | 2.395 | 5.527 | NA | NA | ns | | | t <sub>XZ</sub> | 2.335 | 4.669 | 2.335 | 4.975 | 2.335 | 5.403 | NA | NA | ns | | | t <sub>ZX</sub> | 2.335 | 4.669 | 2.335 | 4.975 | 2.335 | 5.403 | NA | NA | ns | | | t <sub>INSUPLL</sub> | 0.975 | | 0.985 | | 1.097 | | NA | | ns | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | NA | NA | ns | | | t <sub>OUTCOPLL</sub> | 1.262 | 2.636 | 1.262 | 2.680 | 1.262 | 2.769 | NA | NA | ns | | | t <sub>XZPLL</sub> | 1.202 | 2.510 | 1.202 | 2.548 | 1.202 | 2.645 | NA | NA | ns | | | t <sub>ZXPLL</sub> | 1.202 | 2.510 | 1.202 | 2.548 | 1.202 | 2.645 | NA | NA | ns | | Tables 4–91 through 4–96 show the external timing parameters on column and row pins for EP1S80 devices. | Table 4–91. EP1S80 External I/O Timing on Column Pins Using Fast Regional Clock Networks Note (1) | | | | | | | | | | |---------------------------------------------------------------------------------------------------|---------|---------|---------|---------|-----------------------------|-------|---------|------|------| | Parameter | -5 Spee | d Grade | -6 Spee | d Grade | e -7 Speed Grade -8 Speed ( | | d Grade | Heit | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.328 | | 2.528 | | 2.900 | | NA | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | t <sub>OUTCO</sub> | 2.422 | 4.830 | 2.422 | 5.169 | 2.422 | 5.633 | NA | NA | ns | | t <sub>XZ</sub> | 2.362 | 4.704 | 2.362 | 5.037 | 2.362 | 5.509 | NA | NA | ns | | t <sub>ZX</sub> | 2.362 | 4.704 | 2.362 | 5.037 | 2.362 | 5.509 | NA | NA | ns | | Table 4–92. EP1S80 External I/O Timing on Column Pins Using Regional Clock Networks Note (1) | | | | | | | | | | | |----------------------------------------------------------------------------------------------|----------------|-------|---------|----------------|-------|----------------|-----|----------------|------|--| | Parameter | -5 Speed Grade | | -6 Spee | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 1.760 | | 1.912 | | 2.194 | | NA | | ns | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | t <sub>OUTCO</sub> | 2.761 | 5.398 | 2.761 | 5.785 | 2.761 | 6.339 | NA | NA | ns | | | t <sub>XZ</sub> | 2.701 | 5.272 | 2.701 | 5.653 | 2.701 | 6.215 | NA | NA | ns | | | t <sub>ZX</sub> | 2.701 | 5.272 | 2.701 | 5.653 | 2.701 | 6.215 | NA | NA | ns | | | t <sub>INSUPLL</sub> | 0.462 | | 0.606 | | 0.785 | | NA | | ns | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | t <sub>OUTCOPLL</sub> | 1.661 | 2.849 | 1.661 | 2.859 | 1.661 | 2.881 | NA | NA | ns | | | t <sub>XZPLL</sub> | 1.601 | 2.723 | 1.601 | 2.727 | 1.601 | 2.757 | NA | NA | ns | | | t <sub>ZXPLL</sub> | 1.601 | 2.723 | 1.601 | 2.727 | 1.601 | 2.757 | NA | NA | ns | | Table 4–102 shows the reporting methodology used by the Quartus II software for minimum timing information for output pins. **Table 4–102. Reporting Methodology For Minimum Timing For Single-Ended Output Pins (Part 1 of 2)** Notes (1), (2), (3) | | | | Loadi | ng and T | ermination | | | Measurement<br>Point | |------------------------|------------------|----------|----------------|------------------|--------------------------|------------|------------------------|----------------------| | I/O Standard | R <sub>UP</sub> | $R_{DN}$ | $R_8$ $\Omega$ | $\mathbf{R}_{T}$ | V <sub>CCIO</sub><br>(V) | VTT<br>(V) | C <sub>L</sub><br>(pF) | V <sub>MEAS</sub> | | 3.3-V LVTTL | - | _ | 0 | - | 3.600 | 3.600 | 10 | 1.800 | | 2.5-V LVTTL | _ | _ | 0 | _ | 2.630 | 2.630 | 10 | 1.200 | | 1.8-V LVTTL | _ | _ | 0 | _ | 1.950 | 1.950 | 10 | 0.880 | | 1.5-V LVTTL | - | - | 0 | - | 1.600 | 1.600 | 10 | 0.750 | | 3.3-V LVCMOS | - | _ | 0 | - | 3.600 | 3.600 | 10 | 1.800 | | 2.5-V LVCMOS | - | _ | 0 | - | 2.630 | 2.630 | 10 | 1.200 | | 1.8-V LVCMOS | - | _ | 0 | _ | 1.950 | 1.950 | 10 | 0.880 | | 1.5-V LVCMOS | - | - | 0 | - | 1.600 | 1.600 | 10 | 0.750 | | 3.3-V GTL | - | - | 0 | 25 | 3.600 | 1.260 | 30 | 0.860 | | 2.5-V GTL | - | _ | 0 | 25 | 2.630 | 1.260 | 30 | 0.860 | | 3.3-V GTL+ | - | - | 0 | 25 | 3.600 | 1.650 | 30 | 1.120 | | 2.5-V GTL+ | - | - | 0 | 25 | 2.630 | 1.650 | 30 | 1.120 | | 3.3-V SSTL-3 Class II | - | _ | 25 | 25 | 3.600 | 1.750 | 30 | 1.750 | | 3.3-V SSTL-3 Class I | - | _ | 25 | 50 | 3.600 | 1.750 | 30 | 1.750 | | 2.5-V SSTL-2 Class II | - | - | 25 | 25 | 2.630 | 1.390 | 30 | 1.390 | | 2.5-V SSTL-2 Class I | - | _ | 25 | 50 | 2.630 | 1.390 | 30 | 1.390 | | 1.8-V SSTL-18 Class II | - | _ | 25 | 25 | 1.950 | 1.040 | 30 | 1.040 | | 1.8-V SSTL-18 Class I | - | _ | 25 | 50 | 1.950 | 1.040 | 30 | 1.040 | | 1.5-V HSTL Class II | _ | _ | 0 | 25 | 1.600 | 0.800 | 20 | 0.900 | | 1.5-V HSTL Class I | - | _ | 0 | 50 | 1.600 | 0.800 | 20 | 0.900 | | 1.8-V HSTL Class II | - | - | 0 | 25 | 1.950 | 0.900 | 20 | 1.000 | | 1.8-V HSTL Class I | - | - | 0 | 50 | 1.950 | 0.900 | 20 | 1.000 | | 3.3-V PCI (4) | -/25 | 25/– | 0 | - | 3.600 | 1.950 | 10 | 1.026/2.214 | | 3.3-V PCI-X 1.0 (4) | -/25 | 25/– | 0 | _ | 3.600 | 1.950 | 10 | 1.026/2.214 | | 3.3-V Compact PCI (4) | -/25 | 25/– | 0 | _ | 3.600 | 3.600 | 10 | 1.026/2.214 | | 3.3-V AGP 1× (4) | <del>-</del> /25 | 25/– | 0 | _ | 3.600 | 3.600 | 10 | 1.026/2.214 | Table 4–121. Stratix Maximum Output Clock Rate (Using I/O Pins) for PLL[1, 2, 3, 4] Pins in Flip-Chip Packages | I/O Standard | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | |-------------------------------|-------------------|-------------------|-------------------|-------------------|------| | LVTTL | 400 | 350 | 300 | 300 | MHz | | 2.5 V | 400 | 350 | 300 | 300 | MHz | | 1.8 V | 400 | 350 | 300 | 300 | MHz | | 1.5 V | 350 | 300 | 300 | 300 | MHz | | LVCMOS | 400 | 350 | 300 | 300 | MHz | | GTL | 200 | 167 | 125 | 125 | MHz | | GTL+ | 200 | 167 | 125 | 125 | MHz | | SSTL-3 Class I | 167 | 150 | 133 | 133 | MHz | | SSTL-3 Class II | 167 | 150 | 133 | 133 | MHz | | SSTL-2 Class I | 150 | 133 | 133 | 133 | MHz | | SSTL-2 Class II | 150 | 133 | 133 | 133 | MHz | | SSTL-18 Class I | 150 | 133 | 133 | 133 | MHz | | SSTL-18 Class II | 150 | 133 | 133 | 133 | MHz | | 1.5-V HSTL Class I | 250 | 225 | 200 | 200 | MHz | | 1.5-V HSTL Class II | 225 | 225 | 200 | 200 | MHz | | 1.8-V HSTL Class I | 250 | 225 | 200 | 200 | MHz | | 1.8-V HSTL Class II | 225 | 225 | 200 | 200 | MHz | | 3.3-V PCI | 250 | 225 | 200 | 200 | MHz | | 3.3-V PCI-X 1.0 | 225 | 225 | 200 | 200 | MHz | | Compact PCI | 400 | 350 | 300 | 300 | MHz | | AGP 1× | 400 | 350 | 300 | 300 | MHz | | AGP 2× | 400 | 350 | 300 | 300 | MHz | | CTT | 300 | 250 | 200 | 200 | MHz | | LVPECL (2) | 717 | 717 | 500 | 500 | MHz | | PCML (2) | 420 | 420 | 420 | 420 | MHz | | LVDS (2) | 717 | 717 | 500 | 500 | MHz | | HyperTransport technology (2) | 420 | 420 | 420 | 420 | MHz | | Table 4–128. Enhanced PLL Specifications for -6 Speed Grades (Part 2 of 2) | | | | | | | | | |----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|---------|------|--|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | | | | | t <sub>SCANCLK</sub> | scanclk frequency (5) | | | 22 | MHz | | | | | t <sub>DLOCK</sub> | Time required to lock dynamically (after switchover or reconfiguring any non-post-scale counters/delays) (7) (11) | (9) | | 100 | μs | | | | | t <sub>LOCK</sub> | Time required to lock from end of device configuration (11) | 10 | | 400 | μs | | | | | f <sub>VCO</sub> | PLL internal VCO operating range | 300 | | 800 (8) | MHz | | | | | t <sub>LSKEW</sub> | Clock skew between two external clock outputs driven by the same counter | | ±50 | | ps | | | | | t <sub>SKEW</sub> | Clock skew between two external clock outputs driven by the different counters with the same settings | | ±75 | | ps | | | | | f <sub>SS</sub> | Spread spectrum modulation frequency | 30 | | 150 | kHz | | | | | % spread | Percentage spread for spread spectrum frequency (10) | 0.4 | 0.5 | 0.6 | % | | | | | t <sub>ARESET</sub> | Minimum pulse width on areset signal | 10 | | | ns | | | | | Table 4–129. Enhanced PLL Specifications for -7 Speed Grade (Part 1 of 2) | | | | | | | | | | |---------------------------------------------------------------------------|--------------------------------------------------------|---------------|-----|----------|------|--|--|--|--| | Symbol | Parameter | Min | Тур | Max | Unit | | | | | | f <sub>IN</sub> | Input clock frequency | 3<br>(1), (2) | | 565 | MHz | | | | | | f <sub>INPFD</sub> | Input frequency to PFD | 3 | | 420 | MHz | | | | | | f <sub>INDUTY</sub> | Input clock duty cycle | 40 | | 60 | % | | | | | | f <sub>EINDUTY</sub> | External feedback clock input duty cycle | 40 | | 60 | % | | | | | | t <sub>INJITTER</sub> | Input clock period jitter | | | ±200 (3) | ps | | | | | | t <sub>EINJITTER</sub> | External feedback clock period jitter | | | ±200 (3) | ps | | | | | | t <sub>FCOMP</sub> | External feedback clock compensation time (4) | | | 6 | ns | | | | | | f <sub>OUT</sub> | Output frequency for internal global or regional clock | 0.3 | | 420 | MHz | | | | | | f <sub>OUT_EXT</sub> | Output frequency for external clock (3) | 0.3 | | 434 | MHz | | | | | # 5. Reference & Ordering Information \$51005-2.1 #### Software Stratix® devices are supported by the Altera® Quartus® II design software, which provides a comprehensive environment for system-on-a-programmable-chip (SOPC) design. The Quartus II software includes HDL and schematic design entry, compilation and logic synthesis, full simulation and advanced timing analysis, SignalTap® II logic analyzer, and device configuration. See the *Design Software Selector Guide* for more details on the Quartus II software features. The Quartus II software supports the Windows XP/2000/NT/98, Sun Solaris, Linux Red Hat v7.1 and HP-UX operating systems. It also supports seamless integration with industry-leading EDA tools through the NativeLink® interface. #### **Device Pin-Outs** Stratix device pin-outs can be found on the Altera web site (www.altera.com). ### Ordering Information Figure 5–1 describes the ordering codes for Stratix devices. For more information on a specific package, see the *Package Information for Stratix Devices* chapter.