# Intel - EP1S10F780C7 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                |
|--------------------------------|---------------------------------------------------------|
| Number of LABs/CLBs            | 1057                                                    |
| Number of Logic Elements/Cells | 10570                                                   |
| Total RAM Bits                 | 920448                                                  |
| Number of I/O                  | 426                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                         |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 780-BBGA                                                |
| Supplier Device Package        | 780-FBGA (29x29)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1s10f780c7 |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Typographic Conventions

This document uses the typographic conventions shown below.

| Visual Cue                                | Meaning                                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial<br>Capital Letters | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box.                                                                                                                                                              |
| bold type                                 | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: <b>f</b> <sub>MAX</sub> , <b>\qdesigns</b> directory, <b>d:</b> drive, <b>chiptrip.gdf</b> file.                                             |
| Italic Type with Initial Capital Letters  | Document titles are shown in italic type with initial capital letters. Example: AN 75: High-Speed Board Designs.                                                                                                                                                                                                        |
| Italic type                               | Internal timing parameters and variables are shown in italic type.<br>Examples: $t_{P A}$ , $n + 1$ .                                                                                                                                                                                                                   |
|                                           | Example: <i>stile names, sproject names.</i>                                                                                                                                                                                                                                                                            |
| Initial Capital Letters                   | Keyboard keys and menu names are shown with initial capital letters. Examples:<br>Delete key, the Options menu.                                                                                                                                                                                                         |
| "Subheading Title"                        | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions."                                                                                                                                                                            |
| Courier type                              | Signal and port names are shown in lowercase Courier type. Examples: data1, tdi, input. Active-low signals are denoted by suffix n, e.g., resetn.                                                                                                                                                                       |
|                                           | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. |
| 1., 2., 3., and<br>a., b., c., etc.       | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                                                                                                                                                        |
| ••                                        | Bullets are used in a list of items when the sequence of the items is not important.                                                                                                                                                                                                                                    |
| $\checkmark$                              | The checkmark indicates a procedure that consists of one step only.                                                                                                                                                                                                                                                     |
|                                           | The hand points to information that requires special attention.                                                                                                                                                                                                                                                         |
| 4                                         | The angled arrow indicates you should press the Enter key.                                                                                                                                                                                                                                                              |
| •••                                       | The feet direct you to more information on a particular topic.                                                                                                                                                                                                                                                          |

asynchronous load, and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal.

In addition to the clear and preset ports, Stratix devices provide a chipwide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals.

# MultiTrack Interconnect

In the Stratix architecture, connections between LEs, TriMatrix memory, DSP blocks, and device I/O pins are provided by the MultiTrack interconnect structure with DirectDrive™ technology. The MultiTrack interconnect consists of continuous, performance-optimized routing lines of different lengths and speeds used for inter- and intra-design block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance.

DirectDrive technology is a deterministic routing technology that ensures identical routing resource usage for any function regardless of placement within the device. The MultiTrack interconnect and DirectDrive technology simplify the integration stage of block-based designing by eliminating the re-optimization cycles that typically follow design changes and additions.

The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and repeatable performance when migrating through different device densities. Dedicated row interconnects route signals to and from LABs, DSP blocks, and TriMatrix memory within the same row. These row resources include:

- Direct link interconnects between LABs and adjacent blocks.
- **R**4 interconnects traversing four blocks to the right or left.
- R8 interconnects traversing eight blocks to the right or left.
- R24 row interconnects for high-speed access across the length of the device.

The direct link interconnect allows an LAB, DSP block, or TriMatrix memory block to drive into the local interconnect of its left and right neighbors and then back into itself. Only one side of a M-RAM block interfaces with direct link and row interconnects. This provides fast communication between adjacent LABs and/or blocks without using row interconnect resources.

The R4 interconnects span four LABs, three LABs and one M512 RAM block, two LABs and one M4K RAM block, or two LABs and one DSP block to the right or left of a source LAB. These resources are used for fast

The memory address depths and output widths can be configured as  $4,096 \times 1, 2,048 \times 2, 1,024 \times 4, 512 \times 8$  (or  $512 \times 9$  bits),  $256 \times 16$  (or  $256 \times 18$  bits), and  $128 \times 32$  (or  $128 \times 36$  bits). The  $128 \times 32$ - or 36-bit configuration is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–5 and 2–6 summarize the possible M4K RAM block configurations.

| Table 2–5. M4K RAM Block Configurations (Simple Dual-Port) |                    |               |               |                                  |                 |              |                                  |                 |              |
|------------------------------------------------------------|--------------------|---------------|---------------|----------------------------------|-----------------|--------------|----------------------------------|-----------------|--------------|
| Pood Port                                                  |                    |               |               |                                  | Write I         | Port         |                                  |                 |              |
| neau ruil                                                  | $4\text{K}\times1$ | $2K \times 2$ | $1K \times 4$ | $\textbf{512} \times \textbf{8}$ | <b>256</b> × 16 | 128 × 32     | $\textbf{512} \times \textbf{9}$ | <b>256</b> × 18 | 128 × 36     |
| 4K × 1                                                     | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | $\checkmark$    | $\checkmark$ |                                  |                 |              |
| 2K × 2                                                     | $\checkmark$       | $\checkmark$  | ~             | ~                                | ~               | $\checkmark$ |                                  |                 |              |
| 1K × 4                                                     | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | $\checkmark$    | $\checkmark$ |                                  |                 |              |
| 512 × 8                                                    | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | ~               | $\checkmark$ |                                  |                 |              |
| 256 × 16                                                   | $\checkmark$       | $\checkmark$  | ~             | ~                                | ~               | $\checkmark$ |                                  |                 |              |
| 128 × 32                                                   | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | ~               | $\checkmark$ |                                  |                 |              |
| 512 × 9                                                    |                    |               |               |                                  |                 |              | ~                                | ~               | ~            |
| 256 × 18                                                   |                    |               |               |                                  |                 |              | $\checkmark$                     | $\checkmark$    | $\checkmark$ |
| 128 × 36                                                   |                    |               |               |                                  |                 |              | $\checkmark$                     | $\checkmark$    | $\checkmark$ |

| Table 2–6. M4K RAM Block Configurations (True Dual-Port) |                        |              |               |              |              |              |          |  |  |
|----------------------------------------------------------|------------------------|--------------|---------------|--------------|--------------|--------------|----------|--|--|
| Dort A                                                   |                        |              |               | Port B       |              |              |          |  |  |
| Port A                                                   | $4\mathbf{K} \times 1$ | 2K × 2       | $1K \times 4$ | 512 × 8      | 256 × 16     | 512 × 9      | 256 × 18 |  |  |
| 4K × 1                                                   | $\checkmark$           | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |              |          |  |  |
| 2K × 2                                                   | $\checkmark$           | ~            | $\checkmark$  | $\checkmark$ | ~            |              |          |  |  |
| 1K × 4                                                   | $\checkmark$           | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |              |          |  |  |
| 512 × 8                                                  | $\checkmark$           | ~            | ~             | $\checkmark$ | ~            |              |          |  |  |
| 256 × 16                                                 | $\checkmark$           | ~            | $\checkmark$  | $\checkmark$ | ~            |              |          |  |  |
| 512 × 9                                                  |                        |              |               |              |              | $\checkmark$ | ~        |  |  |
| 256 × 18                                                 |                        |              |               |              |              | $\checkmark$ | ~        |  |  |

When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits ( $w \times m \times n$ ).

## M-RAM Block

The largest TriMatrix memory block, the M-RAM block, is useful for applications where a large volume of data must be stored on-chip. Each block contains 589,824 RAM bits (including parity bits). The M-RAM block can be configured in the following modes:

- True dual-port RAM
- Simple dual-port RAM
- Single-port RAM
- FIFO RAM

You cannot use an initialization file to initialize the contents of a M-RAM block. All M-RAM block contents power up to an undefined value. Only synchronous operation is supported in the M-RAM block, so all inputs are registered. Output registers can be bypassed. The memory address and output width can be configured as  $64K \times 8$  (or  $64K \times 9$  bits),  $32K \times 16$  (or  $32K \times 18$  bits),  $16K \times 32$  (or  $16K \times 36$  bits),  $8K \times 64$  (or  $8K \times 72$  bits), and  $4K \times 128$  (or  $4K \times 144$  bits). The  $4K \times 128$  configuration is unavailable in true dual-port mode because there are a total of 144 data output drivers in the block. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–8 and 2–9 summarize the possible M-RAM block configurations:

| Table 2–8. M-RAM Block Configurations (Simple Dual-Port) |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |              |              |  |  |  |
|----------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--|--|--|
| Dood Dort                                                |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Write Port   |              |              |  |  |  |
| neau ruii                                                | 64K × 9      | 32K × 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16K × 36     | 8K × 72      | 4K × 144     |  |  |  |
| 64K × 9                                                  | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | $\checkmark$ |              |  |  |  |
| 32K × 18                                                 | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | ~            |              |  |  |  |
| 16K × 36                                                 | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | ~            |              |  |  |  |
| 8K × 72                                                  | $\checkmark$ | <ul> <li>Image: A set of the set of the</li></ul> | $\checkmark$ | ~            |              |  |  |  |
| 4K × 144                                                 |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |              | $\checkmark$ |  |  |  |

# Digital Signal Processing Block

The most commonly used DSP functions are finite impulse response (FIR) filters, complex FIR filters, infinite impulse response (IIR) filters, fast Fourier transform (FFT) functions, direct cosine transform (DCT) functions, and correlators. All of these blocks have the same fundamental building block: the multiplier. Additionally, some applications need specialized operations such as multiply-add and multiply-accumulate operations. Stratix devices provide DSP blocks to meet the arithmetic requirements of these functions.

Each Stratix device has two columns of DSP blocks to efficiently implement DSP functions faster than LE-based implementations. Larger Stratix devices have more DSP blocks per column (see Table 2–13). Each DSP block can be configured to support up to:

- Eight 9 × 9-bit multipliers
- Four 18 × 18-bit multipliers
- One 36 × 36-bit multiplier

As indicated, the Stratix DSP block can support one  $36 \times 36$ -bit multiplier in a single DSP block. This is true for any matched sign multiplications (either unsigned by unsigned or signed by signed), but the capabilities for dynamic and mixed sign multiplications are handled differently. The following list provides the largest functions that can fit into a single DSP block.

- 36 × 36-bit unsigned by unsigned multiplication
- 36 × 36-bit signed by signed multiplication
- 35 × 36-bit unsigned by signed multiplication
- 36 × 35-bit signed by unsigned multiplication
- 36 × 35-bit signed by dynamic sign multiplication
- 35 × 36-bit dynamic sign by signed multiplication
- 35 × 36-bit unsigned by dynamic sign multiplication
- 36 × 35-bit dynamic sign by unsigned multiplication
- 35 × 35-bit dynamic sign multiplication when the sign controls for each operand are different
- 36 × 36-bit dynamic sign multiplication when the same sign control is used for both operands
- This list only shows functions that can fit into a single DSP block. Multiple DSP blocks can support larger multiplication functions.

Figure 2–29 shows one of the columns with surrounding LAB rows.

Figure 2–34. Adder/Output Blocks Note (1)



#### Notes to Figure 2–34:

- (1) Adder/output block shown in Figure 2–34 is in  $18 \times 18$ -bit mode. In  $9 \times 9$ -bit mode, there are four adder/subtractor blocks and two summation blocks.
- (2) These signals are either not registered, registered once, or registered twice to match the data path pipeline.



IOE clocks have horizontal and vertical block regions that are clocked by eight I/O clock signals chosen from the 22 quadrant or half-quadrant clock resources. Figures 2–47 and 2–48 show the quadrant and halfquadrant relationship to the I/O clock regions, respectively. The vertical regions (column pins) have less clock delay than the horizontal regions (row pins).

## Clock Multiplication & Division

Each Stratix device enhanced PLL provides clock synthesis for PLL output ports using  $m/(n \times \text{post-scale counter})$  scaling factors. The input clock is divided by a pre-scale divider, *n*, and is then multiplied by the *m* feedback factor. The control loop drives the VCO to match  $f_{IN} \times (m/n)$ . Each output port has a unique post-scale counter that divides down the high-frequency VCO. For multiple PLL outputs with different frequencies, the VCO is set to the least common multiple of the output frequencies that meets its frequency specifications. Then, the post-scale dividers scale down the output frequency for each output port. For example, if output frequencies required from one PLL are 33 and 66 MHz, set the VCO to 330 MHz (the least common multiple in the VCO's range). There is one pre-scale counter, *n*, and one multiply counter, *m*, per PLL, with a range of 1 to 512 on each. There are two post-scale counters (*l*) for regional clock output ports, four counters (g) for global clock output ports, and up to four counters (e) for external clock outputs, all ranging from 1 to 1024 with a 50% duty cycle setting. The post-scale counters range from 1 to 512 with any non-50% duty cycle setting. The Quartus II software automatically chooses the appropriate scaling factors according to the input frequency, multiplication, and division values entered.

# Clock Switchover

To effectively develop high-reliability network systems, clocking schemes must support multiple clocks to provide redundancy. For this reason, Stratix device enhanced PLLs support a flexible clock switchover capability. Figure 2–53 shows a block diagram of the switchover circuit.The switchover circuit is configurable, so you can define how to implement it. Clock-sense circuitry automatically switches from the primary to secondary clock for PLL reference when the primary clock signal is not present. The variation due to process, voltage, and temperature is about  $\pm 15\%$  on the delay settings. PLL reconfiguration can control the clock delay shift elements, but not the VCO phase shift multiplexers, during system operation.

## Spread-Spectrum Clocking

Stratix device enhanced PLLs use spread-spectrum technology to reduce electromagnetic interference generation from a system by distributing the energy over a broader frequency range. The enhanced PLL typically provides 0.5% down spread modulation using a triangular profile. The modulation frequency is programmable. Enabling spread-spectrum for a PLL affects all of its outputs.

### Lock Detect

The lock output indicates that there is a stable clock output signal in phase with the reference clock. Without any additional circuitry, the lock signal may toggle as the PLL begins tracking the reference clock. You may need to gate the lock signal for use as a system control. The lock signal from the locked port can drive the logic array or an output pin.

Whenever the PLL loses lock (for example, inclk jitter, clock switchover, PLL reconfiguration, power supply noise, and so on), the PLL must be reset with the areset signal to guarantee correct phase relationship between the PLL output clocks. If the phase relationship between the input clock versus output clock, and between different output clocks from the PLL is not important in the design, then the PLL need not be reset.



See the *Stratix FPGA Errata Sheet* for more information on implementing the gated lock signal in a design.

### Programmable Duty Cycle

The programmable duty cycle allows enhanced PLLs to generate clock outputs with a variable duty cycle. This feature is supported on each enhanced PLL post-scale counter (*g*0..*g*3, *l*0..*l*3, *e*0..*e*3). The duty cycle setting is achieved by a low and high time count setting for the post-scale dividers. The Quartus II software uses the frequency input and the required multiply or divide rate to determine the duty cycle choices.

### Advanced Clear & Enable Control

There are several control signals for clearing and enabling PLLs and their outputs. You can use these signals to control PLL resynchronization and gate PLL output clocks for low-power applications.



Figure 2–67. Stratix IOE in DDR Output I/O Configuration Notes (1), (2)

#### Notes to Figure 2–67:

- (1) All input signals to the IOE can be inverted at the IOE.
- (2) The tristate is by default active high. It can, however, be designed to be active low.

However, there is additional resistance present between the device ball and the input of the receiver buffer, as shown in Figure 2–72. This resistance is because of package trace resistance (which can be calculated as the resistance from the package ball to the pad) and the parasitic layout metal routing resistance (which is shown between the pad and the intersection of the on-chip termination and input buffer).





Table 2–35 defines the specification for internal termination resistance for commercial devices.

| Table 2–35. Differential On-Chip Termination |                                            |                     |     |           |     |       |  |  |  |  |
|----------------------------------------------|--------------------------------------------|---------------------|-----|-----------|-----|-------|--|--|--|--|
| Symbol                                       | Description                                | Conditions          | R   | esistance |     | Unit  |  |  |  |  |
| Symbol                                       | Description                                | Contractions        | Min | Тур       | Max | UIIII |  |  |  |  |
| R <sub>D</sub> (2)                           | Internal differential termination for LVDS | Commercial (1), (3) | 110 | 135       | 165 | W     |  |  |  |  |
|                                              |                                            | Industrial (2), (3) | 100 | 135       | 170 | W     |  |  |  |  |

#### Notes to Table 2–35:

- (1) Data measured over minimum conditions ( $T_j = 0 \text{ C}$ ,  $V_{CCIO} +5\%$ ) and maximum conditions ( $T_j = 85 \text{ C}$ ,  $V_{CCIO} = -5\%$ ).
- (2) Data measured over minimum conditions (T<sub>j</sub> = -40 C, V<sub>CCIO</sub> +5%) and maximum conditions (T<sub>j</sub> = 100 C,  $V_{CCIO} = -5\%$ ).
- (3) LVDS data rate is supported for 840 Mbps using internal differential termination.

# MultiVolt I/O Interface

The Stratix architecture supports the MultiVolt I/O interface feature, which allows Stratix devices in all packages to interface with systems of different supply voltages.

The Stratix VCCINT pins must always be connected to a 1.5-V power supply. With a 1.5-V V<sub>CCINT</sub> level, input pins are 1.5-V, 1.8-V, 2.5-V, and 3.3-V tolerant. The VCCIO pins can be connected to either a 1.5-V, 1.8-V, 2.5-V, or 3.3-V power supply, depending on the output requirements.

| Table 4–3. Stratix Device DC Operating Conditions Note (7) (Part 2 of 2) |                                                                                               |                                        |         |         |         |      |  |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------|---------|---------|---------|------|--|--|--|
| Symbol                                                                   | Parameter                                                                                     | Conditions                             | Minimum | Typical | Maximum | Unit |  |  |  |
| R <sub>CONF</sub>                                                        | R <sub>CONF</sub> Value of I/O pin pull-<br>up resistor before<br>and during<br>configuration | $V_{CCIO} = 3.0 V (9)$                 | 20      |         | 50      | kΩ   |  |  |  |
|                                                                          |                                                                                               | V <sub>CCIO</sub> = 2.375 V <i>(9)</i> | 30      |         | 80      | kΩ   |  |  |  |
|                                                                          |                                                                                               | $V_{CCIO} = 1.71 V (9)$                | 60      |         | 150     | kΩ   |  |  |  |

| Table 4–4. LVTTL Specifications |                           |                                          |         |         |      |  |  |  |  |
|---------------------------------|---------------------------|------------------------------------------|---------|---------|------|--|--|--|--|
| Symbol                          | Parameter                 | Conditions                               | Minimum | Maximum | Unit |  |  |  |  |
| V <sub>CCIO</sub>               | Output supply voltage     |                                          | 3.0     | 3.6     | V    |  |  |  |  |
| V <sub>IH</sub>                 | High-level input voltage  |                                          | 1.7     | 4.1     | V    |  |  |  |  |
| V <sub>IL</sub>                 | Low-level input voltage   |                                          | -0.5    | 0.7     | V    |  |  |  |  |
| V <sub>OH</sub>                 | High-level output voltage | $I_{OH} = -4$ to $-24$ mA (10)           | 2.4     |         | V    |  |  |  |  |
| V <sub>OL</sub>                 | Low-level output voltage  | I <sub>OL</sub> = 4 to 24 mA <i>(10)</i> |         | 0.45    | V    |  |  |  |  |

| Table 4–5. LVCMOS Specifications |                           |                                                 |                         |         |      |  |  |  |  |
|----------------------------------|---------------------------|-------------------------------------------------|-------------------------|---------|------|--|--|--|--|
| Symbol                           | Parameter                 | Conditions                                      | Minimum                 | Maximum | Unit |  |  |  |  |
| V <sub>CCIO</sub>                | Output supply voltage     |                                                 | 3.0                     | 3.6     | V    |  |  |  |  |
| V <sub>IH</sub>                  | High-level input voltage  |                                                 | 1.7                     | 4.1     | V    |  |  |  |  |
| V <sub>IL</sub>                  | Low-level input voltage   |                                                 | -0.5                    | 0.7     | V    |  |  |  |  |
| V <sub>OH</sub>                  | High-level output voltage | $V_{CCIO} = 3.0,$<br>$I_{OH} = -0.1 \text{ mA}$ | V <sub>CCIO</sub> – 0.2 |         | V    |  |  |  |  |
| V <sub>OL</sub>                  | Low-level output voltage  | $V_{CCIO} = 3.0,$<br>$I_{OL} = 0.1 \text{ mA}$  |                         | 0.2     | V    |  |  |  |  |

| Table 4–6. 2.5-V I/O Specifications |                           |                                     |         |         |      |  |  |  |  |
|-------------------------------------|---------------------------|-------------------------------------|---------|---------|------|--|--|--|--|
| Symbol                              | Parameter                 | Conditions                          | Minimum | Maximum | Unit |  |  |  |  |
| V <sub>CCIO</sub>                   | Output supply voltage     |                                     | 2.375   | 2.625   | V    |  |  |  |  |
| V <sub>IH</sub>                     | High-level input voltage  |                                     | 1.7     | 4.1     | V    |  |  |  |  |
| V <sub>IL</sub>                     | Low-level input voltage   |                                     | -0.5    | 0.7     | V    |  |  |  |  |
| V <sub>OH</sub>                     | High-level output voltage | I <sub>OH</sub> = -1 mA <i>(10)</i> | 2.0     |         | V    |  |  |  |  |
| V <sub>OL</sub>                     | Low-level output voltage  | I <sub>OL</sub> = 1 mA <i>(10)</i>  |         | 0.4     | V    |  |  |  |  |

| Table 4–7. 1.8-V I/O Specifications |                           |                                         |                          |                               |      |  |  |  |
|-------------------------------------|---------------------------|-----------------------------------------|--------------------------|-------------------------------|------|--|--|--|
| Symbol                              | Parameter                 | Conditions                              | Minimum                  | Maximum                       | Unit |  |  |  |
| V <sub>CCIO</sub>                   | Output supply voltage     |                                         | 1.65                     | 1.95                          | V    |  |  |  |
| V <sub>IH</sub>                     | High-level input voltage  |                                         | $0.65 \times  V_{CCIO}$  | 2.25                          | V    |  |  |  |
| V <sub>IL</sub>                     | Low-level input voltage   |                                         | -0.3                     | $0.35 \times V_{\text{CCIO}}$ | V    |  |  |  |
| V <sub>OH</sub>                     | High-level output voltage | I <sub>OH</sub> = -2 to -8 mA (10)      | $V_{\text{CCIO}} - 0.45$ |                               | V    |  |  |  |
| V <sub>OL</sub>                     | Low-level output voltage  | I <sub>OL</sub> = 2 to 8 mA <i>(10)</i> |                          | 0.45                          | V    |  |  |  |

| Table 4–8. 1.5-V I/O Specifications |                           |                                    |                        |                               |      |  |  |  |  |
|-------------------------------------|---------------------------|------------------------------------|------------------------|-------------------------------|------|--|--|--|--|
| Symbol                              | Parameter                 | Conditions                         | Minimum                | Maximum                       | Unit |  |  |  |  |
| V <sub>CCIO</sub>                   | Output supply voltage     |                                    | 1.4                    | 1.6                           | V    |  |  |  |  |
| V <sub>IH</sub>                     | High-level input voltage  |                                    | $0.65 \times V_{CCIO}$ | $V_{CCIO} + 0.3$              | V    |  |  |  |  |
| V <sub>IL</sub>                     | Low-level input voltage   |                                    | -0.3                   | $0.35 \times V_{\text{CCIO}}$ | V    |  |  |  |  |
| V <sub>OH</sub>                     | High-level output voltage | I <sub>OH</sub> = -2 mA (10)       | $0.75 \times V_{CCIO}$ |                               | V    |  |  |  |  |
| V <sub>OL</sub>                     | Low-level output voltage  | I <sub>OL</sub> = 2 mA <i>(10)</i> |                        | $0.25 \times V_{\text{CCIO}}$ | V    |  |  |  |  |

#### Notes to Tables 4–1 through 4–8:

- (1) See the Operating Requirements for Altera Devices Data Sheet.
- (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device.
- (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns, or overshoot to the voltage shown in Table 4–9, based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle.
- (4) Maximum  $V_{CC}$  rise time is 100 ms, and  $V_{CC}$  must rise monotonically.
- (5) V<sub>CCIO</sub> maximum and minimum conditions for LVPECL, LVDS, and 3.3-V PCML are shown in parentheses.
- (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered.
- (7) Typical values are for  $T_A = 25^{\circ}$ C,  $V_{CCINT} = 1.5$  V, and  $V_{CCIO} = 1.5$  V, 1.8 V, 2.5 V, and 3.3 V.
- (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V).
- (9) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>.
- (10) Drive strength is programmable according to the values shown in the *Stratix Architecture* chapter of the *Stratix Device Handbook, Volume* 1.

| Table 4–9. Overshoot Input Voltage with Respect to Duty Cycle (Part 1 of 2) |                        |  |  |  |  |  |  |
|-----------------------------------------------------------------------------|------------------------|--|--|--|--|--|--|
| Vin (V)                                                                     | Maximum Duty Cycle (%) |  |  |  |  |  |  |
| 4.0                                                                         | 100                    |  |  |  |  |  |  |
| 4.1                                                                         | 90                     |  |  |  |  |  |  |
| 4.2                                                                         | 50                     |  |  |  |  |  |  |

| Table 4–25. 3.3-V AGP 1×       Specifications (Part 2 of 2) |                                                     |                             |                     |  |                     |   |  |  |  |
|-------------------------------------------------------------|-----------------------------------------------------|-----------------------------|---------------------|--|---------------------|---|--|--|--|
| Symbol                                                      | Symbol Parameter Conditions Minimum Typical Maximum |                             |                     |  |                     |   |  |  |  |
| V <sub>OH</sub>                                             | High-level output voltage                           | $I_{OUT} = -0.5 \text{ mA}$ | $0.9\timesV_{CCIO}$ |  | 3.6                 | V |  |  |  |
| V <sub>OL</sub>                                             | Low-level output voltage                            | $I_{OUT} = 1.5 \text{ mA}$  |                     |  | $0.1\timesV_{CCIO}$ | V |  |  |  |

| Table 4–26. 1.5-V HSTL Class I Specifications |                             |                                    |                        |         |                        |      |  |  |  |  |
|-----------------------------------------------|-----------------------------|------------------------------------|------------------------|---------|------------------------|------|--|--|--|--|
| Symbol                                        | Parameter                   | Conditions                         | Minimum                | Typical | Maximum                | Unit |  |  |  |  |
| V <sub>CCIO</sub>                             | Output supply voltage       |                                    | 1.4                    | 1.5     | 1.6                    | V    |  |  |  |  |
| V <sub>REF</sub>                              | Input reference voltage     |                                    | 0.68                   | 0.75    | 0.9                    | V    |  |  |  |  |
| V <sub>TT</sub>                               | Termination voltage         |                                    | 0.7                    | 0.75    | 0.8                    | V    |  |  |  |  |
| V <sub>IH</sub> (DC)                          | DC high-level input voltage |                                    | V <sub>REF</sub> + 0.1 |         |                        | V    |  |  |  |  |
| V <sub>IL</sub> (DC)                          | DC low-level input voltage  |                                    | -0.3                   |         | V <sub>REF</sub> – 0.1 | V    |  |  |  |  |
| V <sub>IH</sub> (AC)                          | AC high-level input voltage |                                    | V <sub>REF</sub> + 0.2 |         |                        | V    |  |  |  |  |
| V <sub>IL</sub> (AC)                          | AC low-level input voltage  |                                    |                        |         | V <sub>REF</sub> - 0.2 | V    |  |  |  |  |
| V <sub>OH</sub>                               | High-level output voltage   | I <sub>OH</sub> = -8 mA <i>(3)</i> | $V_{\rm CCIO}-0.4$     |         |                        | V    |  |  |  |  |
| V <sub>OL</sub>                               | Low-level output voltage    | I <sub>OL</sub> = 8 mA <i>(3)</i>  |                        |         | 0.4                    | V    |  |  |  |  |

| Table 4–27. 1.5-V HSTL Class II Specifications |                             |                                     |                        |         |                        |      |  |  |  |  |
|------------------------------------------------|-----------------------------|-------------------------------------|------------------------|---------|------------------------|------|--|--|--|--|
| Symbol                                         | Parameter                   | Conditions                          | Minimum                | Typical | Maximum                | Unit |  |  |  |  |
| V <sub>CCIO</sub>                              | Output supply voltage       |                                     | 1.4                    | 1.5     | 1.6                    | V    |  |  |  |  |
| V <sub>REF</sub>                               | Input reference voltage     |                                     | 0.68                   | 0.75    | 0.9                    | V    |  |  |  |  |
| V <sub>TT</sub>                                | Termination voltage         |                                     | 0.7                    | 0.75    | 0.8                    | V    |  |  |  |  |
| V <sub>IH</sub> (DC)                           | DC high-level input voltage |                                     | V <sub>REF</sub> + 0.1 |         |                        | V    |  |  |  |  |
| V <sub>IL</sub> (DC)                           | DC low-level input voltage  |                                     | -0.3                   |         | $V_{REF} - 0.1$        | V    |  |  |  |  |
| V <sub>IH</sub> (AC)                           | AC high-level input voltage |                                     | V <sub>REF</sub> + 0.2 |         |                        | V    |  |  |  |  |
| V <sub>IL</sub> (AC)                           | AC low-level input voltage  |                                     |                        |         | V <sub>REF</sub> - 0.2 | V    |  |  |  |  |
| V <sub>OH</sub>                                | High-level output voltage   | I <sub>OH</sub> = -16 mA <i>(3)</i> | $V_{\rm CCIO} - 0.4$   |         |                        | V    |  |  |  |  |
| V <sub>OL</sub>                                | Low-level output voltage    | I <sub>OL</sub> = 16 mA <i>(3)</i>  |                        |         | 0.4                    | V    |  |  |  |  |

| Table 4–42. M-RAM Block Internal Timing Microparameter<br>Descriptions (Part 2 of 2) |                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Symbol                                                                               | Parameter                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| t <sub>MRAMDATABH</sub>                                                              | B port hold time after clock                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| t <sub>MRAMADDRBSU</sub>                                                             | B port address setup time before clock                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| t <sub>MRAMADDRBH</sub>                                                              | B port address hold time after clock                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| t <sub>MRAMDATACO1</sub>                                                             | Clock-to-output delay when using output registers                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| t <sub>MRAMDATACO2</sub>                                                             | Clock-to-output delay without output registers                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| t <sub>MRAMCLKHL</sub>                                                               | Register minimum clock high or low time. This is a limit on<br>the min time for the clock on the registers in these blocks.<br>The actual performance is dependent upon the internal<br>point-to-point delays in the blocks and may give slower<br>performance as shown in Table 4–36 on page 4–20 and as<br>reported by the timing analyzer in the Quartus II software. |  |  |  |  |  |  |
| t <sub>MRAMCLR</sub>                                                                 | Minimum clear pulse width.                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |

| Table 4–57. EP1S10 External I/O Timing on Column Pins Using Global Clock Networks Note (1) |         |         |         |         |         |         |         |      |       |  |  |
|--------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|------|-------|--|--|
| Parameter                                                                                  | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | Unit |       |  |  |
|                                                                                            | Min     | Max     | Min     | Max     | Min     | Max     | Min     | Max  | UIIII |  |  |
| t <sub>INSU</sub>                                                                          | 1.647   |         | 1.692   |         | 1.940   |         | NA      |      | ns    |  |  |
| t <sub>INH</sub>                                                                           | 0.000   |         | 0.000   |         | 0.000   |         | NA      |      | ns    |  |  |
| t <sub>OUTCO</sub>                                                                         | 2.619   | 5.184   | 2.619   | 5.515   | 2.619   | 5.999   | NA      | NA   | ns    |  |  |
| t <sub>xz</sub>                                                                            | 2.559   | 5.058   | 2.559   | 5.383   | 2.559   | 5.875   | NA      | NA   | ns    |  |  |
| t <sub>ZX</sub>                                                                            | 2.559   | 5.058   | 2.559   | 5.383   | 2.559   | 5.875   | NA      | NA   | ns    |  |  |
| t <sub>INSUPLL</sub>                                                                       | 1.239   |         | 1.229   |         | 1.374   |         | NA      |      | ns    |  |  |
| t <sub>INHPLL</sub>                                                                        | 0.000   |         | 0.000   |         | 0.000   |         | NA      |      | ns    |  |  |
| t <sub>OUTCOPLL</sub>                                                                      | 1.109   | 2.372   | 1.109   | 2.436   | 1.109   | 2.492   | NA      | NA   | ns    |  |  |
| t <sub>XZPLL</sub>                                                                         | 1.049   | 2.246   | 1.049   | 2.304   | 1.049   | 2.368   | NA      | NA   | ns    |  |  |
| t <sub>ZXPLL</sub>                                                                         | 1.049   | 2.246   | 1.049   | 2.304   | 1.049   | 2.368   | NA      | NA   | ns    |  |  |

| Table 4–58. EP1S10 External I/O Timing on Row Pin Using Fast Regional Clock Network Note (1) |         |         |                |       |                |       |                |     |      |  |
|----------------------------------------------------------------------------------------------|---------|---------|----------------|-------|----------------|-------|----------------|-----|------|--|
| Demonstern                                                                                   | -5 Spee | d Grade | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |     | Unit |  |
| Farailieler                                                                                  | Min     | Max     | Min            | Max   | Min            | Max   | Min            | Max | Max  |  |
| t <sub>INSU</sub>                                                                            | 2.212   |         | 2.403          |       | 2.759          |       | NA             |     | ns   |  |
| t <sub>INH</sub>                                                                             | 0.000   |         | 0.000          |       | 0.000          |       | NA             |     | ns   |  |
| t <sub>OUTCO</sub>                                                                           | 2.391   | 4.838   | 2.391          | 5.159 | 2.391          | 5.569 | NA             | NA  | ns   |  |
| t <sub>xz</sub>                                                                              | 2.418   | 4.892   | 2.418          | 5.215 | 2.418          | 5.637 | NA             | NA  | ns   |  |
| t <sub>ZX</sub>                                                                              | 2.418   | 4.892   | 2.418          | 5.215 | 2.418          | 5.637 | NA             | NA  | ns   |  |

Table 4–102 shows the reporting methodology used by the Quartus II software for minimum timing information for output pins.

| Table 4–102. Reporting Methodology For Minimum Timing For Single-Ended Output Pins | (Part | 1 of 2) |
|------------------------------------------------------------------------------------|-------|---------|
| Notes (1), (2), (3)                                                                |       |         |

|                        |                      | Measurement<br>Point |                     |                     |                          |            |                        |                   |
|------------------------|----------------------|----------------------|---------------------|---------------------|--------------------------|------------|------------------------|-------------------|
| I/O Standard           | R <sub>UP</sub><br>Ω | R <sub>DN</sub><br>Ω | R <sub>s</sub><br>Ω | R <sub>T</sub><br>Ω | V <sub>CCIO</sub><br>(V) | VTT<br>(V) | C <sub>L</sub><br>(pF) | V <sub>MEAS</sub> |
| 3.3-V LVTTL            | -                    | -                    | 0                   | -                   | 3.600                    | 3.600      | 10                     | 1.800             |
| 2.5-V LVTTL            | -                    | -                    | 0                   | -                   | 2.630                    | 2.630      | 10                     | 1.200             |
| 1.8-V LVTTL            | -                    | -                    | 0                   | -                   | 1.950                    | 1.950      | 10                     | 0.880             |
| 1.5-V LVTTL            | -                    | -                    | 0                   | -                   | 1.600                    | 1.600      | 10                     | 0.750             |
| 3.3-V LVCMOS           | -                    | -                    | 0                   | -                   | 3.600                    | 3.600      | 10                     | 1.800             |
| 2.5-V LVCMOS           | -                    | -                    | 0                   | -                   | 2.630                    | 2.630      | 10                     | 1.200             |
| 1.8-V LVCMOS           | -                    | -                    | 0                   | -                   | 1.950                    | 1.950      | 10                     | 0.880             |
| 1.5-V LVCMOS           | -                    | -                    | 0                   | -                   | 1.600                    | 1.600      | 10                     | 0.750             |
| 3.3-V GTL              | -                    | -                    | 0                   | 25                  | 3.600                    | 1.260      | 30                     | 0.860             |
| 2.5-V GTL              | -                    | -                    | 0                   | 25                  | 2.630                    | 1.260      | 30                     | 0.860             |
| 3.3-V GTL+             | -                    | -                    | 0                   | 25                  | 3.600                    | 1.650      | 30                     | 1.120             |
| 2.5-V GTL+             | -                    | -                    | 0                   | 25                  | 2.630                    | 1.650      | 30                     | 1.120             |
| 3.3-V SSTL-3 Class II  | -                    | -                    | 25                  | 25                  | 3.600                    | 1.750      | 30                     | 1.750             |
| 3.3-V SSTL-3 Class I   | -                    | -                    | 25                  | 50                  | 3.600                    | 1.750      | 30                     | 1.750             |
| 2.5-V SSTL-2 Class II  | -                    | -                    | 25                  | 25                  | 2.630                    | 1.390      | 30                     | 1.390             |
| 2.5-V SSTL-2 Class I   | -                    | -                    | 25                  | 50                  | 2.630                    | 1.390      | 30                     | 1.390             |
| 1.8-V SSTL-18 Class II | -                    | -                    | 25                  | 25                  | 1.950                    | 1.040      | 30                     | 1.040             |
| 1.8-V SSTL-18 Class I  | -                    | -                    | 25                  | 50                  | 1.950                    | 1.040      | 30                     | 1.040             |
| 1.5-V HSTL Class II    | -                    | -                    | 0                   | 25                  | 1.600                    | 0.800      | 20                     | 0.900             |
| 1.5-V HSTL Class I     | -                    | -                    | 0                   | 50                  | 1.600                    | 0.800      | 20                     | 0.900             |
| 1.8-V HSTL Class II    | -                    | -                    | 0                   | 25                  | 1.950                    | 0.900      | 20                     | 1.000             |
| 1.8-V HSTL Class I     | -                    | -                    | 0                   | 50                  | 1.950                    | 0.900      | 20                     | 1.000             |
| 3.3-V PCI (4)          | -/25                 | 25/-                 | 0                   | -                   | 3.600                    | 1.950      | 10                     | 1.026/2.214       |
| 3.3-V PCI-X 1.0 (4)    | -/25                 | 25/-                 | 0                   | -                   | 3.600                    | 1.950      | 10                     | 1.026/2.214       |
| 3.3-V Compact PCI (4)  | -/25                 | 25/-                 | 0                   | -                   | 3.600                    | 3.600      | 10                     | 1.026/2.214       |
| 3.3-V AGP 1× (4)       | -/25                 | 25/-                 | 0                   | -                   | 3.600                    | 3.600      | 10                     | 1.026/2.214       |

| Table 4–125. H                                                                                                                                 | Table 4–125. High-Speed I/O Specifications for Flip-Chip Packages (Part 1 of 4) Notes (1), (2) |                |     |      |                |     |     |                |     |     |                |     |       |      |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------|-----|------|----------------|-----|-----|----------------|-----|-----|----------------|-----|-------|------|
| Qumbal                                                                                                                                         | Oanditions                                                                                     | -5 Speed Grade |     | -6 8 | -6 Speed Grade |     |     | -7 Speed Grade |     |     | -8 Speed Grade |     |       |      |
| Symbol                                                                                                                                         | Conditions                                                                                     | Min            | Тур | Max  | Min            | Тур | Max | Min            | Тур | Max | Min            | Тур | Max   | Unit |
| f <sub>HSCLK</sub> (Clock<br>frequency)<br>(LVDS,<br>LVPECL,<br>HyperTransport<br>technology)<br>f <sub>HSCLK</sub> = f <sub>HSDR</sub> /<br>W | W = 4 to 30<br>(Serdes used)                                                                   | 10             |     | 210  | 10             |     | 210 | 10             |     | 156 | 10             |     | 115.5 | MHz  |
|                                                                                                                                                | W = 2 (Serdes<br>bypass)                                                                       | 50             |     | 231  | 50             |     | 231 | 50             |     | 231 | 50             |     | 231   | MHz  |
|                                                                                                                                                | W = 2 (Serdes<br>used)                                                                         | 150            |     | 420  | 150            |     | 420 | 150            |     | 312 | 150            |     | 231   | MHz  |
|                                                                                                                                                | W = 1 (Serdes<br>bypass)                                                                       | 100            |     | 462  | 100            |     | 462 | 100            |     | 462 | 100            |     | 462   | MHz  |
|                                                                                                                                                | W = 1 (Serdes<br>used)                                                                         | 300            |     | 717  | 300            |     | 717 | 300            |     | 624 | 300            |     | 462   | MHz  |
| f <sub>HSDR</sub> Device                                                                                                                       | <i>J</i> = 10                                                                                  | 300            |     | 840  | 300            |     | 840 | 300            |     | 640 | 300            |     | 462   | Mbps |
| operation                                                                                                                                      | <i>J</i> = 8                                                                                   | 300            |     | 840  | 300            |     | 840 | 300            |     | 640 | 300            |     | 462   | Mbps |
| LVPECL,                                                                                                                                        | <i>J</i> = 7                                                                                   | 300            |     | 840  | 300            |     | 840 | 300            |     | 640 | 300            |     | 462   | Mbps |
| HyperTransport                                                                                                                                 | <i>J</i> = 4                                                                                   | 300            |     | 840  | 300            |     | 840 | 300            |     | 640 | 300            |     | 462   | Mbps |
| technology)                                                                                                                                    | <i>J</i> = 2                                                                                   | 100            |     | 462  | 100            |     | 462 | 100            |     | 640 | 100            |     | 462   | Mbps |
|                                                                                                                                                | J = 1 (LVDS<br>and LVPECL<br>only)                                                             | 100            |     | 462  | 100            |     | 462 | 100            |     | 640 | 100            |     | 462   | Mbps |

# Tables 4–125 and 4–126 show the high-speed I/O timing for Stratix devices.

| Table 4–13               | 0. Enhanced PLL Specifications for -8                                                                                      | Speed | Grade | (Part 2 of 3)                                              |              |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|-------|------------------------------------------------------------|--------------|
| Symbol                   | Parameter                                                                                                                  | Min   | Тур   | Мах                                                        | Unit         |
| t <sub>EINJITTER</sub>   | External feedback clock period jitter                                                                                      |       |       | ±200 <i>(3)</i>                                            | ps           |
| t <sub>FCOMP</sub>       | External feedback clock compensation time (4)                                                                              |       |       | 6                                                          | ns           |
| f <sub>OUT</sub>         | Output frequency for internal global<br>or regional clock                                                                  | 0.3   |       | 357                                                        | MHz          |
| f <sub>OUT_EXT</sub>     | Output frequency for external clock (3)                                                                                    | 0.3   |       | 369                                                        | MHz          |
| toutduty                 | Duty cycle for external clock output (when set to 50%)                                                                     | 45    |       | 55                                                         | %            |
| t <sub>JITTER</sub>      | Period jitter for external clock output (6)                                                                                |       |       | ±100 ps for >200-MHz outclk<br>±20 mUI for <200-MHz outclk | ps or<br>mUI |
| t <sub>CONFIG5,6</sub>   | Time required to reconfigure the scan chains for PLLs 5 and 6                                                              |       |       | 289/f <sub>SCANCLK</sub>                                   |              |
| t <sub>CONFIG11,12</sub> | Time required to reconfigure the scan chains for PLLs 11 and 12                                                            |       |       | 193/f <sub>SCANCLK</sub>                                   |              |
| t <sub>SCANCLK</sub>     | scanclk frequency (5)                                                                                                      |       |       | 22                                                         | MHz          |
| t <sub>DLOCK</sub>       | Time required to lock dynamically<br>(after switchover or reconfiguring<br>any non-post-scale counters/delays)<br>(7) (11) | (9)   |       | 100                                                        | μs           |
| t <sub>LOCK</sub>        | Time required to lock from end of device configuration (11)                                                                | 10    |       | 400                                                        | μs           |
| f <sub>VCO</sub>         | PLL internal VCO operating range                                                                                           | 300   |       | 600 (8)                                                    | MHz          |

Fast Regional Clock External I/O Timing Parameters 4-49 Global Clock External I/O Timing Parameters 4–50 Regional Clock External I/O Timing Parameters 4-50 EP1S60 Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–51 Global Clock External I/O Timing Parameters 4–52 Regional Clock External I/O Timing Parameters 4–51 M-RAM Interface Locations 2–38 Row Pin Fast Regional Clock External I/O Timing Parameters 4–52 Global Clock External I/O Timing Parameters 4-53 Regional Clock External I/O Timing Parameters 4–53 **EP1S80** Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–54 Global Clock External I/O Timing Parameters 4-55 Regional Clock External I/O Timing Parameters 4-54 Global Clock External I/O Timing Parameters 4–56 Row Pin Fast Regional Clock External I/O Timing Parameters 4-55 Regional Clock External I/O Timing Parameters 4–56

# Η

HSTL Class I Specifications 4–14, 4–15 Class II Specifications 4–14, 4–15 I

I/OStandards 1.5-V 4-14, 4-15 I/O Specifications 4-4 1.8-V I/O Specifications 4–4 2.5-V I/O Specifications 4-3 3.3-V 4-13 LVDS I/O Specifications 4-6 PCI Specifications 4–9 PCML Specifications 4-8 Advanced I/O Standard Support 2–122 Column I/O Block Connection to the Interconnect 2–107 Column Pin Input Delay Adders 4–66 Control Signal Selection per IOE 2–109 CTT I/O Specifications 4–16 Differential LVDS Input On-Chip Termination 2–128 External I/O Delay Parameters 4-66 GTL+ I/O Specifications 4–10 High-Speed Differential I/O Support 2-130 HyperTransport Technology Specifications 4–9 I/O Banks 2-125 I/O Structure 2-104 I/O Support by Bank 2–126 IOE Structure 2–105 LVCMOS Specifications 4–3 LVDS Performance on Fast PLL Input 2–103 LVPECL Specifications 4–8 LVTTL Specifications 4–3 MultiVolt I/O Interface 2–129 MultiVolt I/O Support 2-130 Output Delay Adders for Fast Slew Rate on Column Pins 4-68 Output Delay Adders for Fast Slew Rate on Row Pins 4-69 Output Delay Adders for Slow Slew Rate on Column Pins 4-70 Package Options & I/O Pin Counts 1–4 Receiver Input Waveforms for Differential