Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2566 | | Number of Logic Elements/Cells | 25660 | | Total RAM Bits | 1944576 | | Number of I/O | 706 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1020-BBGA | | Supplier Device Package | 1020-FBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s25f1020c5 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | Chapter | Date/Version | Changes Made | |---------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2003, v2.0 | <ul> <li>Added reference on page 2-73 to Figures 2-50 and 2-51 for RCLK connections.</li> <li>Updated ranges for EPLL post-scale and pre-scale dividers on page 2-85.</li> <li>Updated PLL Reconfiguration frequency from 25 to 22 MHz on page 2-87.</li> <li>New requirement to assert are set signal each PLL when it has to reacquire lock on either a new clock after loss of lock (page 2-96).</li> <li>Updated max input frequency for CLK [1,3,8,10] from 462 to 500, Table 2-24.</li> <li>Renamed impedance matching to series termination throughout.</li> <li>Updated naming convention for DQS pins on page 2-112 to match pin tables.</li> <li>Added DDR SDRAM Performance Specification on page 2-117.</li> <li>Added external reference resistor values for terminator technology (page 2-136).</li> <li>Added Terminator Technology Specification on pages 2-137 and 2-138.</li> <li>Updated Tables 2-45 to 2-49 to reflect PLL cross-bank support for high speed differential channels at full speed.</li> <li>Wire bond package performance specification for "high" speed channels was increased to 624 Mbps from 462 Mbps throughout chapter.</li> </ul> | | 3 | July 2005, v1.3 | <ul> <li>Updated "Operating Modes" section.</li> <li>Updated "Temperature Sensing Diode" section.</li> <li>Updated "IEEE Std. 1149.1 (JTAG) Boundary-Scan Support" section.</li> <li>Updated "Configuration" section.</li> </ul> | | | January 2005, v1.2 | Updated limits for JTAG chain of devices. | | | September 2004, v1.1 | <ul> <li>Added new section, "Stratix Automated Single Event Upset (SEU) Detection" on page 3–12.</li> <li>Updated description of "Custom-Built Circuitry" on page 3–13.</li> </ul> | | | April 2003, v1.0 | No new changes in Stratix Device Handbook v2.0. | | 4 | January 2006, v3.4 | Added Table 4–135. | | | July 2005, v3.3 | <ul> <li>Updated Tables 4–6 and 4–30.</li> <li>Updated Tables 4–103 through 4–108.</li> <li>Updated Tables 4–114 through 4–124.</li> <li>Updated Table 4–129.</li> <li>Added Table 4–130.</li> </ul> | Altera Corporation Section I–3 Section I–8 Altera Corporation | Table 1–1. Stratix Device Features — EP1S10, EP1S20, EP1S25, EP1S30 | | | | | | | | |---------------------------------------------------------------------|---------|-----------|-----------|-----------|--|--|--| | Feature | EP1S10 | EP1S20 | EP1S25 | EP1S30 | | | | | LEs | 10,570 | 18,460 | 25,660 | 32,470 | | | | | M512 RAM blocks (32 × 18 bits) | 94 | 194 | 224 | 295 | | | | | M4K RAM blocks (128 × 36 bits) | 60 | 82 | 138 | 171 | | | | | M-RAM blocks (4K × 144 bits) | 1 | 2 | 2 | 4 | | | | | Total RAM bits | 920,448 | 1,669,248 | 1,944,576 | 3,317,184 | | | | | DSP blocks | 6 | 10 | 10 | 12 | | | | | Embedded multipliers (1) | 48 | 80 | 80 | 96 | | | | | PLLs | 6 | 6 | 6 | 10 | | | | | Maximum user I/O pins | 426 | 586 | 706 | 726 | | | | | Table 1–2. Stratix Device Features — EP1S40, EP1S60, EP1S80 | | | | | | | |-------------------------------------------------------------|-----------|-----------|-----------|--|--|--| | Feature | EP1S40 | EP1S60 | EP1S80 | | | | | LEs | 41,250 | 57,120 | 79,040 | | | | | M512 RAM blocks (32 × 18 bits) | 384 | 574 | 767 | | | | | M4K RAM blocks (128 × 36 bits) | 183 | 292 | 364 | | | | | M-RAM blocks (4K × 144 bits) | 4 | 6 | 9 | | | | | Total RAM bits | 3,423,744 | 5,215,104 | 7,427,520 | | | | | DSP blocks | 14 | 18 | 22 | | | | | Embedded multipliers (1) | 112 | 144 | 176 | | | | | PLLs | 12 | 12 | 12 | | | | | Maximum user I/O pins | 822 | 1,022 | 1,238 | | | | #### Note to Tables 1–1 and 1–2: <sup>(1)</sup> This parameter lists the total number of $9 \times 9$ -bit multipliers for each device. For the total number of $18 \times 18$ -bit multipliers per device, divide the total number of $9 \times 9$ -bit multipliers by 2. For the total number of $36 \times 36$ -bit multipliers per device, divide the total number of $9 \times 9$ -bit multipliers by 8. With the LAB-wide addnsub control signal, a single LE can implement a one-bit adder and subtractor. This saves LE resources and improves performance for logic functions such as DSP correlators and signed multipliers that alternate between addition and subtraction depending on data. The LAB row clocks [7..0] and LAB local interconnect generate the LAB-wide control signals. The MultiTrack $^{\text{IM}}$ interconnect's inherent low skew allows clock and control signal distribution in addition to data. Figure 2–4 shows the LAB control signal generation circuit. Figure 2-4. LAB-Wide Control Signals ### **Logic Elements** The smallest unit of logic in the Stratix architecture, the LE, is compact and provides advanced features with efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can implement any function of four variables. In addition, each LE contains a programmable register and carry chain with carry select capability. A single LE also supports dynamic single bit addition or subtraction mode selectable by an LAB-wide control signal. Each LE drives all types of interconnects: local, row, column, LUT chain, register chain, and direct link interconnects. See Figure 2–5. For FIR filters, the DSP block combines the four-multipliers adder mode with the shift register inputs. One set of shift inputs contains the filter data, while the other holds the coefficients loaded in serial or parallel. The input shift register eliminates the need for shift registers external to the DSP block (i.e., implemented in LEs). This architecture simplifies filter design since the DSP block implements all of the filter circuitry. One DSP block can implement an entire 18-bit FIR filter with up to four taps. For FIR filters larger than four taps, DSP blocks can be cascaded with additional adder stages implemented in LEs. Table 2–16 shows the different number of multipliers possible in each DSP block mode according to size. These modes allow the DSP blocks to implement numerous applications for DSP including FFTs, complex FIR, FIR, and 2D FIR filters, equalizers, IIR, correlators, matrix multiplication and many other functions. | Table 2–16. Multiplier Size & Configurations per DSP block | | | | | | | | |------------------------------------------------------------------|----------------------------------------------|--------------------------------------------|----------------------------------------|--|--|--|--| | DSP Block Mode 9 × 9 18 × 18 36 × 36 (1) | | | | | | | | | Multiplier | Eight multipliers with eight product outputs | Four multipliers with four product outputs | One multiplier with one product output | | | | | | Multiply-accumulator | Two multiply and accumulate (52 bits) | Two multiply and accumulate (52 bits) | _ | | | | | | Two-multipliers adder | Four sums of two multiplier products each | Two sums of two multiplier products each | - | | | | | | Four-multipliers adder | Two sums of four multiplier products each | One sum of four multiplier products each | - | | | | | Note to Table 2–16: The number of supported multiply functions shown is based on signed/signed or unsigned/unsigned implementations. #### **DSP Block Interface** Stratix device DSP block outputs can cascade down within the same DSP block column. Dedicated connections between DSP blocks provide fast connections between the shift register inputs to cascade the shift register chains. You can cascade DSP blocks for $9 \times 9$ - or $18 \times 18$ -bit FIR filters larger than four taps, with additional adder stages implemented in LEs. If the DSP block is configured as $36 \times 36$ bits, the adder, subtractor, or accumulator stages are implemented in LEs. Each DSP block can route the shift register chain out of the block to cascade two full columns of DSP blocks. Figure 2–45. EP1S30 Device Fast Regional Clock Pin Connections to Fast Regional Clocks Notes to Figure 2-45: - (1) This is a set of two multiplexers. - (2) In addition to the FCLK pin inputs, there is also an input from the I/O interconnect. #### Combined Resources Within each region, there are 22 distinct dedicated clocking resources consisting of 16 global clock lines, four regional clock lines, and two fast regional clock lines. Multiplexers are used with these clocks to form eight bit busses to drive LAB row clocks, column IOE clocks, or row IOE clocks. Another multiplexer is used at the LAB level to select two of the eight row clocks to feed the LE registers within the LAB. See Figure 2–46. #### **Enhanced PLLs** Stratix devices contain up to four enhanced PLLs with advanced clock management features. Figure 2–52 shows a diagram of the enhanced PLL. Figure 2-52. Stratix Enhanced PLL #### Notes to Figure 2-52: - (1) External feedback is available in PLLs 5 and 6. - (2) This single-ended external output is available from the g0 counter for PLLs 11 and 12. - (3) These four counters and external outputs are available in PLLs 5 and 6. - (4) This connection is only available on EP1S40 and larger Stratix devices. For example, PLLs 5 and 11 are adjacent and PLLs 6 and 12 are adjacent. The EP1S40 device in the 780-pin FineLine BGA package does not support PLLs 11 and 12. The variation due to process, voltage, and temperature is about ±15% on the delay settings. PLL reconfiguration can control the clock delay shift elements, but not the VCO phase shift multiplexers, during system operation. #### Spread-Spectrum Clocking Stratix device enhanced PLLs use spread-spectrum technology to reduce electromagnetic interference generation from a system by distributing the energy over a broader frequency range. The enhanced PLL typically provides 0.5% down spread modulation using a triangular profile. The modulation frequency is programmable. Enabling spread-spectrum for a PLL affects all of its outputs. #### Lock Detect The lock output indicates that there is a stable clock output signal in phase with the reference clock. Without any additional circuitry, the lock signal may toggle as the PLL begins tracking the reference clock. You may need to gate the lock signal for use as a system control. The lock signal from the locked port can drive the logic array or an output pin. Whenever the PLL loses lock (for example, inclk jitter, clock switchover, PLL reconfiguration, power supply noise, and so on), the PLL must be reset with the areset signal to guarantee correct phase relationship between the PLL output clocks. If the phase relationship between the input clock versus output clock, and between different output clocks from the PLL is not important in the design, then the PLL need not be reset. See the *Stratix FPGA Errata Sheet* for more information on implementing the gated lock signal in a design. #### Programmable Duty Cycle The programmable duty cycle allows enhanced PLLs to generate clock outputs with a variable duty cycle. This feature is supported on each enhanced PLL post-scale counter (*g*0..*g*3, *l*0..*l*3, *e*0..*e*3). The duty cycle setting is achieved by a low and high time count setting for the post-scale dividers. The Quartus II software uses the frequency input and the required multiply or divide rate to determine the duty cycle choices. #### Advanced Clear & Enable Control There are several control signals for clearing and enabling PLLs and their outputs. You can use these signals to control PLL resynchronization and gate PLL output clocks for low-power applications. Post-Scale Counters → diffioclk1 (2) Global or ÷/0 regional clock txload\_en (3) VCO Phase Selection Selectable at each PLL Output Port Phase rxload\_en (3) Frequency ÷/1 Global or Detector Global or regional clock regional clock (1) ► diffioclk2 (2) Charge Loop Global or PFD VCO ÷ g0 Clock □ Pump Filter regional clock Input [ $\pm m$ Figure 2-58. Stratix Device Fast PLL #### *Notes to Figure 2–58:* - The global or regional clock input can be driven by an output from another PLL or any dedicated CLK or FCLK pin. It cannot be driven by internally-generated global signals. - (2) In high-speed differential I/O support mode, this high-speed PLL clock feeds the SERDES. Stratix devices only support one rate of data transfer per fast PLL in high-speed differential I/O support mode. - (3) This signal is a high-speed differential I/O support SERDES control signal. #### Clock Multiplication & Division Stratix device fast PLLs provide clock synthesis for PLL output ports using m/(post scaler) scaling factors. The input clock is multiplied by the m feedback factor. Each output port has a unique post scale counter to divide down the high-frequency VCO. There is one multiply divider, m, per fast PLL with a range of 1 to 32. There are two post scale L dividers for regional and/or LVDS interface clocks, and g0 counter for global clock output port; all range from 1 to 32. In the case of a high-speed differential interface, set the output counter to 1 to allow the high-speed VCO frequency to drive the SERDES. When used for clocking the SERDES, the m counter can range from 1 to 30. The VCO frequency is equal to $f_{\rm IN} \times m$ , where VCO frequency must be between 300 and 1000 MHz. #### **Programmable Pull-Up Resistor** Each Stratix device I/O pin provides an optional programmable pull-up resistor during user mode. If this feature is enabled for an I/O pin, the pull-up resistor (typically 25 k $\Omega$ ) weakly holds the output to the V<sub>CCIO</sub> level of the output pin's bank. Table 2–30 shows which pin types support the weak pull-up resistor feature. | Table 2–30. Programmable Weak Pull-Up Resistor Support | | | | | |--------------------------------------------------------|------------------------------------|--|--|--| | Pin Type | Programmable Weak Pull-Up Resistor | | | | | I/O pins | ✓ | | | | | CLK[150] | | | | | | FCLK | ~ | | | | | FPLL[710]CLK | | | | | | Configuration pins | | | | | | JTAG pins | <b>√</b> (1) | | | | *Note to Table 2–30:* (1) TDO pins do not support programmable weak pull-up resistors. #### Advanced I/O Standard Support Stratix device IOEs support the following I/O standards: - LVTTL - LVCMOS - 1.5 V - 1.8 V - 2.5 V - 3.3-V PCI - 3.3-V PCI-X 1.0 - 3.3-V AGP (1× and 2×) - LVDS - LVPECL - 3.3-V PCML - HyperTransport - Differential HSTL (on input/output clocks only) - Differential SSTL (on output column clock pins only) - GTL/GTL+ - 1.5-V HSTL Class I and II The output levels are compatible with systems of the same voltage as the power supply (i.e., when VCCIO pins are connected to a 1.5-V power supply, the output levels are compatible with 1.5-V systems). When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems. Table 2–36 summarizes Stratix MultiVolt I/O support. | Table 2–36. Stratix MultiVolt I/O Support Note (1) | | | | | | | | | | | |----------------------------------------------------|--------------|------------------|--------------|--------------|--------------|-------------------|--------------|--------------|----------|----------| | V <sub>ccio</sub> (V) | | Input Signal (5) | | | | Output Signal (6) | | | | | | | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | 1.5 | <b>✓</b> | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | | <b>✓</b> | | | | | | 1.8 | <b>√</b> (2) | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | | <b>✓</b> (3) | <b>✓</b> | | | | | 2.5 | | | <b>✓</b> | <b>✓</b> | | <b>√</b> (3) | <b>√</b> (3) | <b>✓</b> | | | | 3.3 | | | <b>√</b> (2) | <b>✓</b> | <b>✓</b> (4) | <b>✓</b> (3) | <b>√</b> (3) | <b>√</b> (3) | <b>✓</b> | <b>✓</b> | #### Notes to Table 2-36: - (1) To drive inputs higher than $V_{CCIO}$ but less than 4.1 V, disable the PCI clamping diode. However, to drive 5.0-V inputs to the device, enable the PCI clamping diode to prevent $V_{\rm I}$ from rising above 4.0 V. - (2) The input pin current may be slightly higher than the typical value. - (3) Although $V_{CCIO}$ specifies the voltage necessary for the Stratix device to drive out, a receiving device powered at a different level can still interface with the Stratix device if it has inputs that tolerate the $V_{CCIO}$ value. - (4) Stratix devices can be 5.0-V tolerant with the use of an external resistor and the internal PCI clamp diode. - (5) This is the external signal that is driving the Stratix device. - (6) This represents the system voltage that Stratix supports when a VCCIO pin is connected to a specific voltage level. For example, when VCCIO is 3.3 V and if the I/O standard is LVTTL/LVCMOS, the output high of the signal coming out from Stratix is 3.3 V and is compatible with 3.3-V or 5.0-V systems. ## High-Speed Differential I/O Support Stratix devices contain dedicated circuitry for supporting differential standards at speeds up to 840 Mbps. The following differential I/O standards are supported in the Stratix device: LVDS, LVPECL, HyperTransport, and 3.3-V PCML. There are four dedicated high-speed PLLs in the EP1S10 to EP1S25 devices and eight dedicated high-speed PLLs in the EP1S30 to EP1S80 devices to multiply reference clocks and drive high-speed differential SERDES channels. See the Stratix device pin-outs at **www.altera.com** for additional high speed DIFFIO pin information for Stratix devices. ## 3. Configuration & Testing \$51003-1.3 ## IEEE Std. 1149.1 (JTAG) Boundary-Scan Support All Stratix® devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1a-1990 specification. JTAG boundary-scan testing can be performed either before or after, but not during configuration. Stratix devices can also use the JTAG port for configuration together with either the Quartus® II software or hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc). Stratix devices support IOE I/O standard setting reconfiguration through the JTAG BST chain. The JTAG chain can update the I/O standard for all input and output pins any time before or during user mode through the CONFIG\_IO instruction. You can use this ability for JTAG testing before configuration when some of the Stratix pins drive or receive from other devices on the board using voltage-referenced standards. Since the Stratix device may not be configured before JTAG testing, the I/O pins may not be configured for appropriate electrical standards for chip-to-chip communication. Programming those I/O standards via JTAG allows you to fully test the I/O connection to other devices. The enhanced PLL reconfiguration bits are part of the JTAG chain before configuration and after power-up. After device configuration, the PLL reconfiguration bits are not part of the JTAG chain. The JTAG pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The TDO pin voltage is determined by the $V_{\rm CCIO}$ of the bank where it resides. The VCCSEL pin selects whether the JTAG inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible. Stratix devices also use the JTAG port to monitor the logic operation of the device with the SignalTap<sup>®</sup> II embedded logic analyzer. Stratix devices support the JTAG instructions shown in Table 3–1. The Quartus II software has an Auto Usercode feature where you can choose to use the checksum value of a programming file as the JTAG user code. If selected, the checksum is automatically loaded to the USERCODE register. In the Settings dialog box in the Assignments menu, click **Device & Pin Options**, then **General**, and then turn on the **Auto Usercode** option. Figure 3–1 shows the timing requirements for the JTAG signals. Table 3–4 shows the JTAG timing parameters and values for Stratix devices. | Table 3- | Table 3–4. Stratix JTAG Timing Parameters & Values | | | | | | | |-------------------|----------------------------------------------------|-----|-----|------|--|--|--| | Symbol | Parameter | Min | Max | Unit | | | | | $t_{\text{JCP}}$ | TCK clock period | 100 | | ns | | | | | t <sub>JCH</sub> | TCK clock high time | 50 | | ns | | | | | t <sub>JCL</sub> | TCK clock low time | 50 | | ns | | | | | t <sub>JPSU</sub> | JTAG port setup time | 20 | | ns | | | | | t <sub>JPH</sub> | JTAG port hold time | 45 | | ns | | | | | t <sub>JPCO</sub> | JTAG port clock to output | | 25 | ns | | | | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | | 25 | ns | | | | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | | 25 | ns | | | | | t <sub>JSSU</sub> | Capture register setup time | 20 | | ns | | | | | t <sub>JSH</sub> | Capture register hold time | 45 | | ns | | | | | t <sub>JSCO</sub> | Update register clock to output | | 35 | ns | | | | | t <sub>JSZX</sub> | Update register high impedance to valid output | | 35 | ns | | | | | t <sub>JSXZ</sub> | Update register valid output to high impedance | | 35 | ns | | | | | Table 4–7. 1.8-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|-----------------------------------------------|--------------------------|------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCIO</sub> | Output supply voltage | | 1.65 | 1.95 | V | | | | V <sub>IH</sub> | High-level input voltage | | $0.65 \times V_{CCIO}$ | 2.25 | V | | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | $0.35 \times V_{CCIO}$ | ٧ | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ to } -8 \text{ mA } (10)$ | V <sub>CCIO</sub> - 0.45 | | ٧ | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 to 8 mA (10) | | 0.45 | V | | | | Table 4–8. | 1.5-V I/O Specifications | | | | | |-------------------|---------------------------|------------------------------|------------------------|-------------------------|------| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.6 | V | | V <sub>IH</sub> | High-level input voltage | | $0.65 \times V_{CCIO}$ | V <sub>CCIO</sub> + 0.3 | V | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | $0.35 \times V_{CCIO}$ | V | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -2 mA (10) | $0.75 \times V_{CCIO}$ | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (10) | | $0.25 \times V_{CCIO}$ | V | #### Notes to Tables 4–1 through 4–8: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns, or overshoot to the voltage shown in Table 4–9, based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) V<sub>CCIO</sub> maximum and minimum conditions for LVPECL, LVDS, and 3.3-V PCML are shown in parentheses. - (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (7) Typical values are for $T_A$ = 25°C, $V_{CCINT}$ = 1.5 V, and $V_{CCIO}$ = 1.5 V, 1.8 V, 2.5 V, and 3.3 V. - (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (9) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (10) Drive strength is programmable according to the values shown in the *Stratix Architecture* chapter of the *Stratix Device Handbook, Volume 1*. | Table 4–9. Overshoot Input Voltage with Respect to Duty Cycle (Part 1 of 2) | | | | | |-----------------------------------------------------------------------------|-----|--|--|--| | Vin (V) Maximum Duty Cycle (%) | | | | | | 4.0 | 100 | | | | | 4.1 | 90 | | | | | 4.2 | 50 | | | | | Table 4-33 | Table 4–33. Stratix Device Capacitance Note (5) | | | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------------------------|---------|---------|---------|------|--|--| | Symbol | Parameter | Minimum | Typical | Maximum | Unit | | | | C <sub>IOTB</sub> | Input capacitance on I/O pins in I/O banks 3, 4, 7, and 8. | | 11.5 | | pF | | | | C <sub>IOLR</sub> | Input capacitance on I/O pins in I/O banks 1, 2, 5, and 6, including high-speed differential receiver and transmitter pins. | | 8.2 | | pF | | | | C <sub>CLKTB</sub> | Input capacitance on top/bottom clock input pins: CLK [4:7] and CLK [12:15]. | | 11.5 | | pF | | | | C <sub>CLKLR</sub> | Input capacitance on left/right clock inputs: CLK1, CLK3, CLK8, CLK10. | | 7.8 | | pF | | | | C <sub>CLKLR+</sub> | Input capacitance on left/right clock inputs: CLK0, CLK2, CLK9, and CLK11. | | 4.4 | | pF | | | #### Notes to Tables 4–10 through 4–33: - (1) When $tx_outclock$ port of altlvds\_tx megafunction is 717 MHz, $V_{OD(min)} = 235$ mV on the output clock pin. - (2) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (3) Drive strength is programmable according to the values shown in the *Stratix Architecture* chapter of the *Stratix Device Handbook, Volume 1*. - (4) V<sub>REF</sub> specifies the center point of the switching range. - (5) Capacitance is sample-tested only. Capacitance is measured using time-domain reflections (TDR). Measurement accuracy is within ±0.5 pF. - (6) $V_{IO}$ and $V_{CM}$ have multiple ranges and values for J=1 through 10. # Power Consumption Altera® offers two ways to calculate power for a design: the Altera web power calculator and the PowerGauge<sup>TM</sup> feature in the Quartus® II software. The interactive power calculator on the Altera web site is typically used prior to designing the FPGA in order to get a magnitude estimate of the device power. The Quartus II software PowerGauge feature allows you to apply test vectors against your design for more accurate power consumption modeling. In both cases, these calculations should only be used as an estimation of power, not as a specification. Stratix devices require a certain amount of power-up current to successfully power up because of the small process geometry on which they are fabricated. Table 4–34 shows the maximum power-up current ( $I_{CCINT}$ ) required to power a Stratix device. This specification is for commercial operating conditions. Measurements were performed with an isolated Stratix device on the board to characterize the power-up current of an isolated | Table 4–47. DSP Block Internal Timing Microparameters (Part 2 of 2) | | | | | | | | | | | | |---------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|--------|---------|--|--| | Symbol | -5 | | -6 | | -7 | | -8 | | II.m.iA | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>PIPE2OUTREG2ADD</sub> | | 2,002 | | 2,203 | | 2,533 | | 2,980 | ps | | | | t <sub>PIPE2OUTREG4ADD</sub> | | 2,899 | | 3,189 | | 3,667 | | 4,314 | ps | | | | t <sub>PD9</sub> | | 3,709 | | 4,081 | | 4,692 | | 5,520 | ps | | | | t <sub>PD18</sub> | | 4,795 | | 5,275 | | 6,065 | | 7,135 | ps | | | | t <sub>PD36</sub> | | 7,495 | | 8,245 | | 9,481 | | 11,154 | ps | | | | t <sub>CLR</sub> | 450 | | 500 | | 575 | | 676 | | ps | | | | t <sub>CLKHL</sub> | 1,350 | | 1,500 | | 1,724 | | 2,029 | | ps | | | | Table 4–48. M512 Block Internal Timing Microparameters | | | | | | | | | | | |--------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|------|--| | Symbol | -5 | | -6 | | -7 | | -8 | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>M512RC</sub> | | 3,340 | | 3,816 | | 4,387 | | 5,162 | ps | | | t <sub>M512WC</sub> | | 3,138 | | 3,590 | | 4,128 | | 4,860 | ps | | | t <sub>M512WERESU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | | t <sub>M512WEREH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | | t <sub>M512CLKENSU</sub> | 215 | | 215 | | 247 | | 290 | | ps | | | t <sub>M512CLKENH</sub> | -70 | | -70 | | -81 | | -95 | | ps | | | t <sub>M512DATASU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | | t <sub>M512DATAH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | | t <sub>M512WADDRSU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | | t <sub>M512WADDRH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | | t <sub>M512RADDRSU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | | t <sub>M512RADDRH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | | t <sub>M512DATACO1</sub> | | 424 | | 472 | | 541 | | 637 | ps | | | t <sub>M512DATACO2</sub> | | 3,366 | | 3,846 | | 4,421 | | 5,203 | ps | | | t <sub>M512CLKHL</sub> | 1,000 | | 1,111 | | 1,190 | | 1,400 | | ps | | | t <sub>M512CLR</sub> | 170 | | 189 | | 217 | | 255 | | ps | | Table 4–52 shows the external I/O timing parameters when using fast regional clock networks. | <b>Table 4–52. Stratix Fast Regional Clock External I/O Timing Parameters</b> Notes (1), (2) | | | | | | | | | | |----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Symbol | Parameter | | | | | | | | | | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with fast regional clock fed by FCLK pin | | | | | | | | | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with fast regional clock fed by FCLK pin | | | | | | | | | | t <sub>outco</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with fast regional clock fed by FCLK pin | | | | | | | | | | t <sub>XZ</sub> | Synchronous IOE output enable register to output pin disable delay using fast regional clock fed by FCLK pin | | | | | | | | | | t <sub>ZX</sub> | Synchronous IOE output enable register to output pin enable delay using fast regional clock fed by FCLK pin | | | | | | | | | Notes to Table 4-52: - (1) These timing parameters are sample-tested only. - (2) These timing parameters are for column and row IOE pins. You should use the Quartus II software to verify the external timing for any pin. Table 4–53 shows the external I/O timing parameters when using regional clock networks. | Symbol | Parameter | | | | | | | | | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | t <sub>INSU</sub> | Setup time for input or bidirectional pin using IOE input register with regional clock fed by CLK pin | | | | | | | | | | t <sub>INH</sub> | Hold time for input or bidirectional pin using IOE input register with regional clock fed by CLK pin | | | | | | | | | | t <sub>OUTCO</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with regional clock fed by CLK pin | | | | | | | | | | t <sub>INSUPLL</sub> | Setup time for input or bidirectional pin using IOE input register with regional clock fed by Enhanced PLL with default phase setting | | | | | | | | | | t <sub>INHPLL</sub> | Hold time for input or bidirectional pin using IOE input register with regional clock fed by Enhanced PLL with default phase setting | | | | | | | | | | t <sub>OUTCOPLL</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with regional clock Enhanced PLL with default phase setting | | | | | | | | | Tables 4–67 through 4–72 show the external timing parameters on column and row pins for EP1S25 devices. | Table 4–67. EP1S25 External I/O Timing on Column Pins Using Fast Regional Clock Networks | | | | | | | | | | | | |------------------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|------|--|--| | Parameter | -5 Speed Grade | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 11!4 | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>INSU</sub> | 2.412 | | 2.613 | | 2.968 | | 3.468 | | ns | | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | | t <sub>OUTCO</sub> | 2.196 | 4.475 | 2.196 | 4.748 | 2.196 | 5.118 | 2.196 | 5.603 | ns | | | | t <sub>XZ</sub> | 2.136 | 4.349 | 2.136 | 4.616 | 2.136 | 4.994 | 2.136 | 5.488 | ns | | | | t <sub>ZX</sub> | 2.136 | 4.349 | 2.136 | 4.616 | 2.136 | 4.994 | 2.136 | 5.488 | ns | | | | Table 4–68. EP1S25 External I/O Timing on Column Pins Using Regional Clock Networks | | | | | | | | | | | | |-------------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|------|--|--| | Parameter | -5 Speed Grade | | -6 Speed Grade | | -7 Speed Grade | | -8 Speed Grade | | 11:4 | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | t <sub>INSU</sub> | 1.535 | | 1.661 | | 1.877 | | 2.125 | | ns | | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | | t <sub>оитсо</sub> | 2.739 | 5.396 | 2.739 | 5.746 | 2.739 | 6.262 | 2.739 | 6.946 | ns | | | | t <sub>XZ</sub> | 2.679 | 5.270 | 2.679 | 5.614 | 2.679 | 6.138 | 2.679 | 6.831 | ns | | | | t <sub>ZX</sub> | 2.679 | 5.270 | 2.679 | 5.614 | 2.679 | 6.138 | 2.679 | 6.831 | ns | | | | t <sub>INSUPLL</sub> | 0.934 | | 0.980 | | 1.092 | | 1.231 | | ns | | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | | toutcopll | 1.316 | 2.733 | 1.316 | 2.839 | 1.316 | 2.921 | 1.316 | 3.110 | ns | | | | t <sup>XZPLL</sup> | 1.256 | 2.607 | 1.256 | 2.707 | 1.256 | 2.797 | 1.256 | 2.995 | ns | | | | t <sub>ZXPLL</sub> | 1.256 | 2.607 | 1.256 | 2.707 | 1.256 | 2.797 | 1.256 | 2.995 | ns | | | **Table 4–110. Stratix IOE Programmable Delays on Row Pins** Note (1) -5 Speed Grade -6 Speed Grade -7 Speed Grade -8 Speed Grade **Parameter** Settina Unit Min Max Min Max Min Max Min Max Decrease input delay Off 3,970 4,367 5,022 5,908 ps to internal cells Small 3,390 3.729 4,288 5,045 ps 2.810 3.091 3.554 Medium 4.181 ps Large 173 181 208 245 ps On 173 181 208 245 ps Decrease input delay Off 3.900 4.290 4.933 5,804 ps to input register On 0 0 0 0 ps Decrease input delay Off 1.240 1.364 1.568 1.845 ps to output register On 0 0 0 0 ps Increase delay to Off 0 0 0 0 ps output pin On 397 417 417 417 ps Increase delay to Off 0 0 0 0 ps output enable pin 383 441 On 348 518 ps 0 Increase output clock Off 0 0 0 ps enable delay 180 227 Small 198 267 ps Large 260 286 328 386 ps On 260 286 328 386 ps Increase input clock Off 0 0 0 0 ps enable delay Small 180 198 227 267 ps Large 260 286 328 386 ps On 260 286 328 386 ps Off Increase output 0 0 0 0 ps enable clock enable Small 540 594 683 804 ps delav 1.285 Large 1.016 1.118 1,512 ps On 1,016 1,118 1,285 1,512 ps Increase tzx delay to Off 0 0 0 0 ps output pin On 1.993 2.092 2.092 2.092 ps Note to Table 4-109 and Table 4-110: <sup>(1)</sup> The delay chain delays vary for different device densities. These timing values only apply to EP1S30 and EP1S40 devices. Reference the timing information reported by the Quartus II software for other devices. Figure 5-1. Stratix Device Packaging Ordering Information