Welcome to **E-XFL.COM** ### Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2566 | | Number of Logic Elements/Cells | 25660 | | Total RAM Bits | 1944576 | | Number of I/O | 706 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1020-BBGA | | Supplier Device Package | 1020-FBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s25f1020i6n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Typographic Conventions This document uses the typographic conventions shown below. | Visual Cue | Meaning | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bold Type with Initial<br>Capital Letters | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box. | | bold type | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: f <sub>MAX</sub> , \qdesigns directory, d: drive, chiptrip.gdf file. | | Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: AN 75: High-Speed Board Designs. | | Italic type | Internal timing parameters and variables are shown in italic type. Examples: $t_{PlA}$ , $n+1$ . | | | Variable names are enclosed in angle brackets (< >) and shown in italic type. Example: <file name="">, <pre><pre><pre></pre></pre></pre></file> | | Initial Capital Letters | Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu. | | "Subheading Title" | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions." | | Courier type | Signal and port names are shown in lowercase Courier type. Examples: $\mathtt{data1}$ , $\mathtt{tdi}$ , $\mathtt{input}$ . Active-low signals are denoted by suffix $\mathtt{n}$ , $\mathtt{e.g.}$ , $\mathtt{resetn}$ . | | | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. | | 1., 2., 3., and<br>a., b., c., etc. | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure. | | • • | Bullets are used in a list of items when the sequence of the items is not important. | | ✓ | The checkmark indicates a procedure that consists of one step only. | | | The hand points to information that requires special attention. | | 4 | The angled arrow indicates you should press the Enter key. | | | The feet direct you to more information on a particular topic. | x Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2005 v3.2 | <ul> <li>Added "Clear Signals" section.</li> <li>Updated "Power Sequencing &amp; Hot Socketing" section.</li> <li>Format changes.</li> </ul> | | | September 2004, v3.1 | <ul> <li>Updated fast regional clock networks description on page 2–73.</li> <li>Deleted the word preliminary from the "specification for the maximum time to relock is 100 µs" on page 2–90.</li> <li>Added information about differential SSTL and HSTL outputs in "External Clock Outputs" on page 2–92.</li> <li>Updated notes in Figure 2–55 on page 2–93.</li> <li>Added information about <i>m</i> counter to "Clock Multiplication &amp; Division" on page 2–101.</li> <li>Updated Note 1 in Table 2–58 on page 2–101.</li> <li>Updated description of "Clock Multiplication &amp; Division" on page 2–88.</li> <li>Updated Table 2–22 on page 2–102.</li> <li>Added references to AN 349 and AN 329 to "External RAM Interfacing" on page 2–115.</li> <li>Table 2–25 on page 2–116: updated the table, updated Notes 3 and 4. Notes 4, 5, and 6, are now Notes 5, 6, and 7, respectively.</li> <li>Updated Table 2–26 on page 2–117.</li> <li>Added information about PCI Compliance to page 2–120.</li> <li>Table 2–32 on page 2–126: updated the table and deleted Note 1.</li> <li>Updated reference to device pin-outs now being available on the web on page 2–130.</li> <li>Added Notes 4 and 5 to Table 2–36 on page 2–130.</li> <li>Updated Note 3 in Table 2–37 on page 2–131.</li> <li>Updated Note 5 in Table 2–41 on page 2–135.</li> </ul> | | | April 2004, v3.0 | <ul> <li>Added note 3 to rows 11 and 12 in Table 2–18.</li> <li>Deleted "Stratix and Stratix GX Device PLL Availability" table.</li> <li>Added I/O standards row in Table 2–28 that support max and min strength.</li> <li>Row clk [1,3,8,10] was removed from Table 2–30.</li> <li>Added checkmarks in Enhanced column for LVPECL, 3.3-V PCML, LVDS, and HyperTransport technology rows in Table 2–32.</li> <li>Removed the Left and Right I/O Banks row in Table 2–34.</li> <li>Changed RCLK values in Figures 2–50 and 2–51.</li> <li>External RAM Interfacing section replaced.</li> </ul> | | | November 2003, v2.2 | <ul> <li>Added 672-pin BGA package information in Table 2–37.</li> <li>Removed support for series and parallel on-chip termination.</li> <li>Termination Technology renamed differential on-chip termination.</li> <li>Updated the number of channels per PLL in Tables 2-38 through 2-42.</li> <li>Updated Figures 2–65 and 2–67.</li> </ul> | | | October 2003, v2.1 | <ul> <li>Updated DDR I information.</li> <li>Updated Table 2–22.</li> <li>Added Tables 2–25, 2–29, 2–30, and 2–72.</li> <li>Updated Figures 2–59, 2–65, and 2–67.</li> <li>Updated the Lock Detect section.</li> </ul> | Section I–2 Altera Corporation #### 2. Stratix Architecture \$51002-3.2 ## Functional Description Stratix® devices contain a two-dimensional row- and column-based architecture to implement custom logic. A series of column and row interconnects of varying length and speed provide signal interconnects between logic array blocks (LABs), memory block structures, and DSP blocks. The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. M512 RAM blocks are simple dual-port memory blocks with 512 bits plus parity (576 bits). These blocks provide dedicated simple dual-port or single-port memory up to 18-bits wide at up to 318 MHz. M512 blocks are grouped into columns across the device in between certain LABs. M4K RAM blocks are true dual-port memory blocks with 4K bits plus parity (4,608 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 36-bits wide at up to 291 MHz. These blocks are grouped into columns across the device in between certain LABs. M-RAM blocks are true dual-port memory blocks with 512K bits plus parity (589,824 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 144-bits wide at up to 269 MHz. Several M-RAM blocks are located individually or in pairs within the device's logic array. Digital signal processing (DSP) blocks can implement up to either eight full-precision $9\times 9$ -bit multipliers, four full-precision $18\times 18$ -bit multipliers, or one full-precision $36\times 36$ -bit multiplier with add or subtract features. These blocks also contain 18-bit input shift registers for digital signal processing applications, including FIR and infinite impulse response (IIR) filters. DSP blocks are grouped into two columns in each device. Each Stratix device I/O pin is fed by an I/O element (IOE) located at the end of LAB rows and columns around the periphery of the device. I/O pins support numerous single-ended and differential I/O standards. Each IOE contains a bidirectional I/O buffer and six registers for registering input, output, and output-enable signals. When used with | Table 2–9. M-RAM Block Configurations (True Dual-Port) | | | | | | |--------------------------------------------------------|----------|----------|----------|----------|--| | Dovt A | Port B | | | | | | Port A | 64K × 9 | 32K × 18 | 16K × 36 | 8K × 72 | | | 64K × 9 | <b>✓</b> | ✓ | ✓ | <b>✓</b> | | | 32K × 18 | ✓ | ✓ | ✓ | <b>✓</b> | | | 16K × 36 | <b>✓</b> | ✓ | ✓ | ✓ | | | 8K × 72 | ✓ | ✓ | ✓ | <b>✓</b> | | The read and write operation of the memory is controlled by the WREN signal, which sets the ports into either read or write modes. There is no separate read enable (RE) signal. Writing into RAM is controlled by both the WREN and byte enable (byteena) signals for each port. The default value for the byteena signal is high, in which case writing is controlled only by the WREN signal. The byte enables are available for the ×18, ×36, and ×72 modes. In the ×144 simple dual-port mode, the two sets of byteena signals (byteena\_a and byteena\_b) are combined to form the necessary 16 byte enables. Tables 2–10 and 2–11 summarize the byte selection. | Table 2–10. Byte Enable for M-RAM Blocks Notes (1), (2) | | | | | | |---------------------------------------------------------|------------|------------|------------|--|--| | byteena[30] | datain ×18 | datain ×36 | datain ×72 | | | | [0] = 1 | [80] | [80] | [80] | | | | [1] = 1 | [179] | [179] | [179] | | | | [2] = 1 | _ | [2618] | [2618] | | | | [3] = 1 | - | [3527] | [3527] | | | | [4] = 1 | _ | _ | [4436] | | | | [5] = 1 | _ | _ | [5345] | | | | [6] = 1 | _ | _ | [6254] | | | | [7] = 1 | _ | _ | [7163] | | | | Table 2–11. M-RAM Combined Byte Selection for ×144 Mode Notes (1), (2) | | | | | |------------------------------------------------------------------------|-------------|--|--|--| | byteena[150] | datain ×144 | | | | | [0] = 1 | [80] | | | | | [1] = 1 | [179] | | | | | [2] = 1 | [2618] | | | | | [3] = 1 | [3527] | | | | | [4] = 1 | [4436] | | | | | [5] = 1 | [5345] | | | | | [6] = 1 | [6254] | | | | | [7] = 1 | [7163] | | | | | [8] = 1 | [8072] | | | | | [9] = 1 | [8981] | | | | | [10] = 1 | [9890] | | | | | [11] = 1 | [10799] | | | | | [12] = 1 | [116108] | | | | | [13] = 1 | [125117] | | | | | [14] = 1 | [134126] | | | | | [15] = 1 | [143135] | | | | Notes to Tables 2-10 and 2-11: - (1) Any combination of byte enables is possible. - (2) Byte enables can be used in the same manner with 8-bit words, i.e., in $\times$ 16, $\times$ 32, $\times$ 64, and $\times$ 128 modes. Similar to all RAM blocks, M-RAM blocks can have different clocks on their inputs and outputs. All input registers—renwe, datain, address, and byte enable registers—are clocked together from either of the two clocks feeding the block. The output register can be bypassed. The eight labclk signals or local interconnect can drive the control signals for the A and B ports of the M-RAM block. LEs can also control the clock\_a, clock\_b, renwe\_a, renwe\_b, clr\_a, clr\_b, clocken\_a, and clocken\_b signals as shown in Figure 2–19. #### **Single-Port Mode** The memory blocks also support single-port mode, used when simultaneous reads and writes are not required. See Figure 2–28. A single block in a memory block can support up to two single-port mode RAM blocks in the M4K RAM blocks if each RAM block is less than or equal to 2K bits in size. Figure 2–28. Single-Port Mode Note (1) Note to Figure 2-28: (1) Violating the setup or hold time on the address registers could corrupt the memory contents. This applies to both read and write operations. Figure 2-35. Simple Multiplier Mode *Note to Figure 2–35:* (1) These signals are not registered or registered once to match the data path pipeline. DSP blocks can also implement one $36 \times 36$ -bit multiplier in multiplier mode. DSP blocks use four $18 \times 18$ -bit multipliers combined with dedicated adder and internal shift circuitry to achieve 36-bit multiplication. The input shift register feature is not available for the $36 \times 36$ -bit multiplier. In $36 \times 36$ -bit mode, the device can use the register that is normally a multiplier-result-output register as a pipeline stage for the $36 \times 36$ -bit multiplier. Figure 2–36 shows the $36 \times 36$ -bit multiply mode. clock signals are routed from LAB row clocks and are generated from specific LAB rows at the DSP block interface. The LAB row source for control signals, data inputs, and outputs is shown in Table 2–17. | Table 2-17. D | Table 2–17. DSP Block Signal Sources & Destinations | | | | | | |-------------------------|-----------------------------------------------------|-------------|--------------|--|--|--| | LAB Row at<br>Interface | Control Signals<br>Generated | Data Inputs | Data Outputs | | | | | 1 | signa | A1[170] | OA[170] | | | | | 2 | aclr0<br>accum_sload0 | B1[170] | OB[170] | | | | | 3 | addnsub1<br>clock0<br>ena0 | A2[170] | OC[170] | | | | | 4 | aclr1<br>clock1<br>ena1 | B2[170] | OD[170] | | | | | 5 | aclr2<br>clock2<br>ena2 | A3[170] | OE[170] | | | | | 6 | sign_b<br>clock3<br>ena3 | B3[170] | OF[170] | | | | | 7 | clear3 accum_sload1 | A4[170] | OG[170] | | | | | 8 | addnsub3 | B4[170] | OH[170] | | | | ### PLLs & Clock Networks Stratix devices provide a hierarchical clock structure and multiple PLLs with advanced features. The large number of clocking resources in combination with the clock synthesis precision provided by enhanced and fast PLLs provides a complete clock management solution. #### **Global & Hierarchical Clocking** Stratix devices provide 16 dedicated global clock networks, 16 regional clock networks (four per device quadrant), and 8 dedicated fast regional clock networks (for EP1S10, EP1S20, and EP1S25 devices), and 16 dedicated fast regional clock networks (for EP1S30 EP1S40, and EP1S60, and EP1S80 devices). These clocks are organized into a hierarchical clock structure that allows for up to 22 clocks per device region with low skew and delay. This hierarchical clocking scheme provides up to 48 unique clock domains within Stratix devices. Figure 2–54. Dynamically Programmable Counters & Delays in Stratix Device Enhanced PLLs PLL reconfiguration data is shifted into serial registers from the logic array or external devices. The PLL input shift data uses a reference input shift clock. Once the last bit of the serial chain is clocked in, the register chain is synchronously loaded into the PLL configuration bits. The shift circuitry also provides an asynchronous clear for the serial registers. For more information on PLL reconfiguration, see *AN 282: Implementing PLL Reconfiguration in Stratix & Stratix GX Devices.* #### Programmable Bandwidth You have advanced control of the PLL bandwidth using the programmable control of the PLL loop characteristics, including loop filter and charge pump. The PLL's bandwidth is a measure of its ability to track the input clock and jitter. A high-bandwidth PLL can quickly lock onto a reference clock and react to any changes in the clock. It also will allow a wide band of input jitter spectrum to pass to the output. A low-bandwidth PLL will take longer to lock, but it will attenuate all high-frequency jitter components. The Quartus II software can adjust PLL characteristics to achieve the desired bandwidth. The programmable Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/preset, sclr/preset, clk\_in, and clk\_out. Figure 2–63 illustrates the control signal selection. io bclk[3..0] io\_bce[3..0] io\_bclr[3..0] io\_boe[3..0] Dedicated I/O Clock [7..0] I/O Interconnect [15..0] io\_coe Local Interconnect io\_cclr Local Interconnect io\_cce\_out Local Interconnect io cce in Local Interconnect io\_cclk clk\_out ce\_out sclr/preset Local Interconnect ce\_in clk in Figure 2-63. Control Signal Selection per IOE In normal bidirectional operation, the input register can be used for input data requiring fast setup times. The input register can have its own clock input and clock enable separate from the OE and output registers. The output register can be used for data requiring fast clock-to-output performance. The OE register can be used for fast clock-to-output enable timing. The OE and output register share the same clock source and the same clock enable source from local interconnect in the associated LAB, dedicated I/O clocks, and the column and row interconnects. Figure 2–64 shows the IOE in bidirectional configuration. aclr/preset oe The Stratix device instruction register length is 10 bits and the USERCODE register length is 32 bits. Tables 3–2 and 3–3 show the boundary-scan register length and device IDCODE information for Stratix devices. | Table 3–2. Stratix Boundary-Scan Register Length | | | | | |--------------------------------------------------|-------|--|--|--| | Device Boundary-Scan Register Leng | | | | | | EP1S10 | 1,317 | | | | | EP1S20 | 1,797 | | | | | EP1S25 | 2,157 | | | | | EP1S30 | 2,253 | | | | | EP1S40 | 2,529 | | | | | EP1S60 | 3,129 | | | | | EP1S80 | 3,777 | | | | | Table 3–3 | Table 3–3. 32-Bit Stratix Device IDCODE | | | | | | |-----------|----------------------------------------------------------------------------------------|---------------------|---------------|---|--|--| | | | IDCODE (32 Bi | ts) (1) | | | | | Device | Version (4 Bits) Part Number (16 Bits) Manufacturer Identity (11 Bits) LSB (1 Bits) | | | | | | | EP1S10 | 0000 | 0010 0000 0000 0001 | 000 0110 1110 | 1 | | | | EP1S20 | 0000 | 0010 0000 0000 0010 | 000 0110 1110 | 1 | | | | EP1S25 | 0000 | 0010 0000 0000 0011 | 000 0110 1110 | 1 | | | | EP1S30 | 0000 | 0010 0000 0000 0100 | 000 0110 1110 | 1 | | | | EP1S40 | 0000 | 0010 0000 0000 0101 | 000 0110 1110 | 1 | | | | EP1S60 | 0000 | 0010 0000 0000 0110 | 000 0110 1110 | 1 | | | | EP1S80 | 0000 | 0010 0000 0000 0111 | 000 0110 1110 | 1 | | | Notes to Tables 3-2 and 3-3: - (1) The most significant bit (MSB) is on the left. - (2) The IDCODE's least significant bit (LSB) is always 1. While in the factory configuration, the factory-configuration logic performs the following operations: - Loads a remote update-control register to determine the page address of the new application configuration - Determines whether to enable a user watchdog timer for the application configuration - Determines what the watchdog timer setting should be if it is enabled The user watchdog timer is a counter that must be continually reset within a specific amount of time in the user mode of an application configuration to ensure that valid configuration occurred during a remote update. Only valid application configurations designed for remote update can reset the user watchdog timer in user mode. If a valid application configuration does not reset the user watchdog timer in a specific amount of time, the timer updates a status register and loads the factory configuration. The user watchdog timer is automatically disabled for factory configurations. If an error occurs in loading the application configuration, the configuration logic writes a status register to specify the cause of the error. Once this occurs, the Stratix device automatically loads the factory configuration, which reads the status register and determines the reason for reconfiguration. Based on the reason, the factory configuration will take appropriate steps and will write the remote update control register to specify the next application configuration page to be loaded. When the Stratix device successfully loads the application configuration, it enters into user mode. The Stratix device then executes the main application of the user. Intellectual property (IP), such as a Nios® (16-bit ISA) and Nios® II (32-bit ISA) embedded processors, can help the Stratix device determine when remote update is coming. The Nios embedded processor or user logic receives incoming data, writes it to the configuration device, and loads the factory configuration. The factory configuration will read the remote update status register and determine the valid application configuration to load. Figure 3–2 shows the Stratix remote update. Figure 3–3 shows the transition diagram for remote update mode. | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | |-------------------|----------------------------------------------------|--------------------|--------------|-------------------|------| | V <sub>CCIO</sub> | Supply voltage for output buffers, 3.3-V operation | (4), (5) | 3.00 (3.135) | 3.60 (3.465) | V | | | Supply voltage for output buffers, 2.5-V operation | (4) | 2.375 | 2.625 | ٧ | | | Supply voltage for output buffers, 1.8-V operation | (4) | 1.71 | 1.89 | ٧ | | | Supply voltage for output buffers, 1.5-V operation | (4) | 1.4 | 1.6 | ٧ | | VI | Input voltage | (3), (6) | -0.5 | 4.0 | V | | V <sub>O</sub> | Output voltage | | 0 | V <sub>CCIO</sub> | V | | TJ | Operating junction | For commercial use | 0 | 85 | °C | | | temperature | For industrial use | -40 | 100 | °C | | Table 4–3 | Table 4–3. Stratix Device DC Operating Conditions Note (7) (Part 1 of 2) | | | | | | | |------------------|--------------------------------------------------------------------------|--------------------------------------------------------------|---------|---------|---------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | I <sub>I</sub> | Input pin leakage current | $V_I = V_{CCIOmax}$ to 0 V (8) | -10 | | 10 | μА | | | I <sub>OZ</sub> | Tri-stated I/O pin leakage current | V <sub>O</sub> = V <sub>CCIOmax</sub> to 0 V (8) | -10 | | 10 | μА | | | I <sub>CC0</sub> | V <sub>CC</sub> supply current (standby) (All | V <sub>I</sub> = ground, no load, no toggling inputs | | | | mA | | | | memory blocks in power-down mode) | EP1S10. V <sub>I</sub> = ground, no load, no toggling inputs | | 37 | | mA | | | | | EP1S20. V <sub>I</sub> = ground, no load, no toggling inputs | | 65 | | mA | | | | | EP1S25. V <sub>I</sub> = ground, no load, no toggling inputs | | 90 | | mA | | | | | EP1S30. V <sub>I</sub> = ground, no load, no toggling inputs | | 114 | | mA | | | | | EP1S40. V <sub>I</sub> = ground, no load, no toggling inputs | | 145 | | mA | | | | | EP1S60. V <sub>I</sub> = ground, no load, no toggling inputs | | 200 | | mA | | | | | EP1S80. V <sub>I</sub> = ground, no load, no toggling inputs | | 277 | | mA | | | Table 4–7. 1.8-V I/O Specifications | | | | | | | | |-------------------------------------|---------------------------|-----------------------------------------------|--------------------------|------------------------|------|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | V <sub>CCIO</sub> | Output supply voltage | | 1.65 | 1.95 | V | | | | V <sub>IH</sub> | High-level input voltage | | $0.65 \times V_{CCIO}$ | 2.25 | V | | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | $0.35 \times V_{CCIO}$ | ٧ | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -2 \text{ to } -8 \text{ mA } (10)$ | V <sub>CCIO</sub> - 0.45 | | ٧ | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 to 8 mA (10) | | 0.45 | V | | | | Table 4–8. | Table 4–8. 1.5-V I/O Specifications | | | | | | | | | | |-------------------|-------------------------------------|------------------------------|------------------------|-------------------------|------|--|--|--|--|--| | Symbol | Parameter | Conditions | Minimum | Maximum | Unit | | | | | | | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.6 | V | | | | | | | V <sub>IH</sub> | High-level input voltage | | $0.65 \times V_{CCIO}$ | V <sub>CCIO</sub> + 0.3 | V | | | | | | | V <sub>IL</sub> | Low-level input voltage | | -0.3 | $0.35 \times V_{CCIO}$ | V | | | | | | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -2 mA (10) | $0.75 \times V_{CCIO}$ | | V | | | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2 mA (10) | | $0.25 \times V_{CCIO}$ | V | | | | | | #### Notes to Tables 4–1 through 4–8: - (1) See the Operating Requirements for Altera Devices Data Sheet. - (2) Conditions beyond those listed in Table 4–1 may cause permanent damage to a device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse affects on the device. - (3) Minimum DC input is -0.5 V. During transitions, the inputs may undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns, or overshoot to the voltage shown in Table 4-9, based on input duty cycle for input currents less than 100 mA. The overshoot is dependent upon duty cycle of the signal. The DC case is equivalent to 100% duty cycle. - (4) Maximum $V_{CC}$ rise time is 100 ms, and $V_{CC}$ must rise monotonically. - (5) V<sub>CCIO</sub> maximum and minimum conditions for LVPECL, LVDS, and 3.3-V PCML are shown in parentheses. - (6) All pins, including dedicated inputs, clock, I/O, and JTAG pins, may be driven before V<sub>CCINT</sub> and V<sub>CCIO</sub> are powered. - (7) Typical values are for $T_A$ = 25°C, $V_{CCINT}$ = 1.5 V, and $V_{CCIO}$ = 1.5 V, 1.8 V, 2.5 V, and 3.3 V. - (8) This value is specified for normal device operation. The value may vary during power-up. This applies for all V<sub>CCIO</sub> settings (3.3, 2.5, 1.8, and 1.5 V). - (9) Pin pull-up resistance values will lower if an external source drives the pin higher than V<sub>CCIO</sub>. - (10) Drive strength is programmable according to the values shown in the *Stratix Architecture* chapter of the *Stratix Device Handbook, Volume 1*. | Table 4–9. Overshoot Input Voltage with Respect to Duty Cycle (Part 1 of 2) | | | | | | | |-----------------------------------------------------------------------------|-----|--|--|--|--|--| | Vin (V) Maximum Duty Cycle (%) | | | | | | | | 4.0 | 100 | | | | | | | 4.1 | 90 | | | | | | | 4.2 | 50 | | | | | | | Table 4-11 | . 3.3-V PCML Specifications | | | | | | |------------------------------------|-------------------------------------------------|------------|---------|-------------------|---------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | I/O supply voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>ID</sub> (peak-<br>to-peak) | Input differential voltage swing (single-ended) | | 300 | | 600 | mV | | V <sub>ICM</sub> | Input common mode voltage | | 1.5 | | 3.465 | V | | V <sub>OD</sub> | Output differential voltage (single-ended) | | 300 | 370 | 500 | mV | | ΔV <sub>OD</sub> | Change in V <sub>OD</sub> between high and low | | | | 50 | mV | | V <sub>OCM</sub> | Output common mode voltage | | 2.5 | 2.85 | 3.3 | V | | Δ V <sub>OCM</sub> | Change in V <sub>OCM</sub> between high and low | | | | 50 | mV | | V <sub>T</sub> | Output termination voltage | | | V <sub>CCIO</sub> | | V | | R <sub>1</sub> | Output external pull-up resistors | | 45 | 50 | 55 | Ω | | R <sub>2</sub> | Output external pull-up resistors | | 45 | 50 | 55 | Ω | | Table 4–12 | . LVPECL Specifications | | | | | | | |------------------------------------|-------------------------------------------------|----------------------------|-------|---------|---------|------|--| | Symbol | Parameter | Parameter Conditions Minim | | Typical | Maximum | Unit | | | V <sub>CCIO</sub> | I/O supply voltage | | 3.135 | 3.3 | 3.465 | V | | | V <sub>ID</sub> (peak-<br>to-peak) | Input differential voltage swing (single-ended) | | 300 | | 1,000 | mV | | | V <sub>ICM</sub> | Input common mode voltage | | 1 | | 2 | V | | | V <sub>OD</sub> | Output differential voltage (single-ended) | R <sub>L</sub> = 100 Ω | 525 | 700 | 970 | mV | | | V <sub>OCM</sub> | Output common mode voltage | R <sub>L</sub> = 100 Ω | 1.5 | 1.7 | 1.9 | V | | | R <sub>L</sub> | Receiver differential input resistor | | 90 | 100 | 110 | Ω | | | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |---------------------|-----------------------------|--------------------------------|--------------------------|------------------|--------------------------|------| | V <sub>CCIO</sub> | Output supply voltage | | 1.65 | 1.8 | 1.95 | V | | V <sub>REF</sub> | Reference voltage | | 0.8 | 0.9 | 1.0 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V <sub>REF</sub> + 0.125 | | | V | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | | V <sub>REF</sub> - 0.125 | V | | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>REF</sub> + 0.275 | | | V | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | | V <sub>REF</sub> - 0.275 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -6.7 \text{ mA}$ (3) | V <sub>TT</sub> + 0.475 | | | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 6.7 \text{ mA } (3)$ | | | V <sub>TT</sub> – 0.475 | V | | Table 4–19 | . SSTL-18 Class II Specificat | ions | | | | | |---------------------|-------------------------------|---------------------------------|--------------------------|-----------|--------------------------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | | 1.65 | 1.8 | 1.95 | V | | $V_{REF}$ | Reference voltage | | 0.8 | 0.9 | 1.0 | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> - 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V <sub>REF</sub> + 0.125 | | | ٧ | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | | V <sub>REF</sub> – 0.125 | V | | V <sub>IH(AC)</sub> | High-level AC input voltage | | V <sub>REF</sub> + 0.275 | | | V | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | | V <sub>REF</sub> - 0.275 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -13.4 \text{ mA}$ (3) | V <sub>TT</sub> + 0.630 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 13.4 mA (3) | | | V <sub>TT</sub> – 0.630 | V | | Table 4–25. 3.3-V AGP 1× Specifications (Part 2 of 2) | | | | | | | | | | |-------------------------------------------------------|---------------------------|-----------------------------|-----------------------|--|-------------------------|---|--|--|--| | Symbol Parameter Conditions Minimum Typical Maximum | | | | | | | | | | | $V_{OH}$ | High-level output voltage | $I_{OUT} = -0.5 \text{ mA}$ | $0.9 \times V_{CCIO}$ | | 3.6 | V | | | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1.5 mA | | | 0.1 × V <sub>CCIO</sub> | V | | | | | Table 4-26 | . 1.5-V HSTL Class I Specific | cations | | | | | |----------------------|-------------------------------|-------------------------------|-------------------------|---------|------------------------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (3) | | | 0.4 | V | | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | |----------------------|-----------------------------|--------------------------------|-------------------------|---------|------------------------|------|--| | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -16 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 16 \text{ mA } (3)$ | | | 0.4 | V | | | Table 4–107. | Stratix I/O S | Standard | Output De | lay Adde | rs for Slo | w Slew R | ate on Col | lumn Pins | (Part 2 | of 2) | |-----------------|---------------|----------|-----------|----------|------------|----------|------------|-----------|---------|-------| | _ | | -5 Spee | d Grade | -6 Spee | ed Grade | -7 Spee | d Grade | -8 Spee | d Grade | | | Parame | ter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 3.3-V LVTTL | 4 mA | | 1,822 | | 1,913 | | 1,913 | | 1,913 | ps | | | 8 mA | | 1,586 | | 1,665 | | 1,665 | | 1,665 | ps | | | 12 mA | | 686 | | 720 | | 720 | | 720 | ps | | | 16 mA | | 630 | | 662 | | 662 | | 662 | ps | | | 24 mA | | 0 | | 0 | | 0 | | 0 | ps | | 2.5-V LVTTL | 2 mA | | 2,925 | | 3,071 | | 3,071 | | 3,071 | ps | | | 8 mA | | 1,496 | | 1,571 | | 1,571 | | 1,571 | ps | | | 12 mA | | 937 | | 984 | | 984 | | 984 | ps | | | 16 mA | | 1,003 | | 1,053 | | 1,053 | | 1,053 | ps | | 1.8-V LVTTL | 2 mA | | 7,101 | | 7,456 | | 7,456 | | 7,456 | ps | | | 8 mA | | 3,620 | | 3,801 | | 3,801 | | 3,801 | ps | | | 12 mA | | 3,109 | | 3,265 | | 3,265 | | 3,265 | ps | | 1.5-V LVTTL | 2 mA | | 10,941 | | 11,488 | | 11,488 | | 11,488 | ps | | | 4 mA | | 7,431 | | 7,803 | | 7,803 | | 7,803 | ps | | | 8 mA | | 5,990 | | 6,290 | | 6,290 | | 6,290 | ps | | GTL | | | -959 | | -1,007 | | -1,007 | | -1,007 | ps | | GTL+ | | | -438 | | -460 | | -460 | | -460 | ps | | 3.3-V PCI | | | 660 | | 693 | | 693 | | 693 | ps | | 3.3-V PCI-X 1.0 | ) | | 660 | | 693 | | 693 | | 693 | ps | | Compact PCI | | | 660 | | 693 | | 693 | | 693 | ps | | AGP 1× | | | 660 | | 693 | | 693 | | 693 | ps | | AGP 2× | | | 288 | | 303 | | 303 | | 303 | ps | | CTT | | | 631 | | 663 | | 663 | | 663 | ps | | SSTL-3 Class I | | | 301 | | 316 | | 316 | | 316 | ps | | SSTL-3 Class I | I | | -359 | | -377 | | -377 | | -377 | ps | | SSTL-2 Class I | | | 523 | | 549 | | 549 | | 549 | ps | | SSTL-2 Class I | I | | -49 | | -51 | | -51 | | -51 | ps | | SSTL-18 Class | I | | 2,315 | | 2,431 | | 2,431 | | 2,431 | ps | | SSTL-18 Class | II | | 723 | | 759 | | 759 | | 759 | ps | | 1.5-V HSTL Cla | ass I | | 1,687 | | 1,771 | | 1,771 | | 1,771 | ps | | 1.5-V HSTL Cla | ass II | | 1,095 | | 1,150 | | 1,150 | | 1,150 | ps | | 1.8-V HSTL Cla | ass I | | 599 | | 629 | | 678 | | 744 | ps | | 1.8-V HSTL Cla | ass II | | 87 | | 102 | | 102 | | 102 | ps | | 0h a l | 0 | -6 | Speed ( | Grade | -7 | Speed G | irade | -8 | Speed G | irade | 11-24 | |-----------------------------------------------------|------------------------------|-----|---------|-------|-----|---------|-------|-----|---------|-------|-------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>HSCLK</sub> (Clock | W = 4 to 30 (Serdes used) | 10 | | 156 | 10 | | 115.5 | 10 | | 115.5 | MHz | | frequency) (LVDS,LVPECL, HyperTransport technology) | W = 2 (Serdes bypass) | 50 | | 231 | 50 | | 231 | 50 | | 231 | MHz | | | W = 2 (Serdes used) | 150 | | 312 | 150 | | 231 | 150 | | 231 | MHz | | | W = 1 (Serdes bypass) | 100 | | 311 | 100 | | 270 | 100 | | 270 | MHz | | $f_{HSCLK} = f_{HSDR} / W$ | W = 1 (Serdes used) | 300 | | 624 | 300 | | 462 | 300 | | 462 | MHz | | f <sub>HSDR</sub> Device operation, | J = 10 | 300 | | 624 | 300 | | 462 | 300 | | 462 | Mbps | | (LVDS,LVPECL,<br>HyperTransport<br>technology) | J = 8 | 300 | | 624 | 300 | | 462 | 300 | | 462 | Mbps | | | J = 7 | 300 | | 624 | 300 | | 462 | 300 | | 462 | Mbps | | | J = 4 | 300 | | 624 | 300 | | 462 | 300 | | 462 | Mbps | | | J = 2 | 100 | | 462 | 100 | | 462 | 100 | | 462 | Mbps | | | J = 1 (LVDS and LVPECL only) | 100 | | 311 | 100 | | 270 | 100 | | 270 | Mbps | | f <sub>HSCLK</sub> (Clock | W = 4 to 30 (Serdes used) | 10 | | 77.75 | | | | | | | MHz | | frequency)<br>(PCML) | W = 2 (Serdes bypass) | 50 | | 150 | 50 | | 77.5 | 50 | | 77.5 | MHz | | f <sub>HSCLK</sub> = f <sub>HSDR</sub> / W | W = 2 (Serdes used) | 150 | | 155.5 | | | | | | | MHz | | THOSE THOSE | W = 1 (Serdes bypass) | 100 | | 200 | 100 | | 155 | 100 | | 155 | MHz | | | W = 1 (Serdes used) | 300 | | 311 | | | | | | | MHz | | Device operation, | J = 10 | 300 | | 311 | | | | | | | Mbps | | f <sub>HSDR</sub> | J = 8 | 300 | | 311 | | | | | | | Mbps | | (PCML) | J = 7 | 300 | | 311 | | | | | | | Mbps | | | J = 4 | 300 | | 311 | | | | | | | Mbps | | | J = 2 | 100 | | 300 | 100 | | 155 | 100 | | 155 | Mbps | | | J = 1 | 100 | | 200 | 100 | | 155 | 100 | | 155 | Mbps | | TCCS | All | | | 400 | | | 400 | | | 400 | ps | High-Speed I/O Specification | Fast Regional Clock External I/O Timing | I | |----------------------------------------------------|-------------------------------------------------------------| | Parameters 4–49 | I/O | | Global Clock External I/O Timing | Standards | | Parameters 4–50 Regional Clock External I/O Timing | 1.5-V 4-14, 4-15 | | Parameters 4–50 | I/O Specifications 4–4 | | EP1S60 Devices | 1.8-V | | Column Pin | I/O Specifications 4–4 | | Fast Regional Clock External I/O Timing | 2.5-V | | Parameters 4–51 | I/O Specifications 4–3 | | Global Clock External I/O Timing | 3.3-V 4–13 | | Parameters 4–52 | LVDS I/O Specifications 4–6 | | Regional Clock External I/O Timing | PCI Specifications 4–9 | | Parameters 4–51 | PCML Specifications 4–8 | | M-RAM | Advanced I/O Standard Support 2–122 | | Interface Locations 2–38 | Column I/O Block Connection to the | | Row Pin | Interconnect 2–107 | | Fast Regional Clock External I/O Timing | Column Pin | | Parameters 4–52 | Input Delay Adders 4–66 | | Global Clock External I/O Timing | Control Signal Selection per IOE 2–109 | | Parameters 4–53 | CTT I/O Specifications 4–16 | | Regional Clock External I/O Timing | Differential LVDS Input On-Chip | | Parameters 4–53 | Termination 2–128 | | EP1S80 Devices | External I/O Delay Parameters 4–66 | | Column Pin | GTL+ I/O Specifications 4–10<br>High-Speed Differential I/O | | Fast Regional Clock External I/O Timing | Support 2–130 | | Parameters 4–54 | HyperTransport Technology | | Global Clock External I/O Timing | Specifications 4–9 | | Parameters 4–55 | I/O Banks 2–125 | | Regional Clock External I/O Timing | I/O Structure 2–104 | | Parameters 4–54 | I/O Support by Bank 2–126 | | Global Clock External I/O Timing | IOE Structure 2–105 | | Parameters 4–56 | LVCMOS Specifications 4–3 | | Row Pin | LVDS Performance on Fast PLL | | Fast Regional Clock External I/O Timing | Input 2–103 | | Parameters 4–55 | LVPECL Specifications 4–8 | | Regional Clock External I/O Timing | LVTTL Specifications 4–3 | | Parameters 4–56 | MultiVolt I/O Interface 2–129 | | | MultiVolt I/O Support 2–130 | | H | Output Delay Adders for Fast Slew Rate | | HSTL | on Column Pins 4–68 | | Class I Specifications 4–14, 4–15 | Output Delay Adders for Fast Slew Rate | | Class II Specifications 4–14, 4–15 | on Row Pins 4–69 | | Ciass II Specifications 4-14, 4-13 | Output Delay Adders for Slow Slew Rate | | | on Column Pins 4–70 | | | Package Options & I/O Pin Counts 1–4 | | | Receiver Input Waveforms for Differential | Index-4 Altera Corporation