## Intel - EP1S25F780I6 Datasheet





Welcome to <u>E-XFL.COM</u>

## Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Product Status                 | Obsolete                                                |
|--------------------------------|---------------------------------------------------------|
| Number of LABs/CLBs            | 2566                                                    |
| Number of Logic Elements/Cells | 25660                                                   |
| Total RAM Bits                 | 1944576                                                 |
| Number of I/O                  | 597                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                         |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                      |
| Package / Case                 | 780-BBGA                                                |
| Supplier Device Package        | 780-FBGA (29x29)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1s25f780i6 |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Typographic Conventions

This document uses the typographic conventions shown below.

| Visual Cue                                  | Meaning                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bold Type with Initial<br>Capital Letters   | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box.                                                                                                                                                              |
| bold type                                   | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: <b>f</b> <sub>MAX</sub> , <b>\qdesigns</b> directory, <b>d:</b> drive, <b>chiptrip.gdf</b> file.                                             |
| Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: AN 75:<br>High-Speed Board Designs.                                                                                                                                                                                                     |
| Italic type                                 | Internal timing parameters and variables are shown in italic type.<br>Examples: $t_{PlA}$ , $n + 1$ .                                                                                                                                                                                                                   |
|                                             | Variable names are enclosed in angle brackets (< >) and shown in italic type.<br>Example: <i><file name=""></file></i> , <i><project name="">.pof</project></i> file.                                                                                                                                                   |
| Initial Capital Letters                     | Keyboard keys and menu names are shown with initial capital letters. Examples:<br>Delete key, the Options menu.                                                                                                                                                                                                         |
| "Subheading Title"                          | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions."                                                                                                                                                                            |
| Courier type                                | Signal and port names are shown in lowercase Courier type. Examples: data1, tdi, input. Active-low signals are denoted by suffix n, e.g., resetn.                                                                                                                                                                       |
|                                             | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. |
| 1., 2., 3., and<br>a., b., c., etc.         | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure.                                                                                                                                                                                        |
| ••                                          | Bullets are used in a list of items when the sequence of the items is not important.                                                                                                                                                                                                                                    |
| $\checkmark$                                | The checkmark indicates a procedure that consists of one step only.                                                                                                                                                                                                                                                     |
|                                             | The hand points to information that requires special attention.                                                                                                                                                                                                                                                         |
| Ţ                                           | The angled arrow indicates you should press the Enter key.                                                                                                                                                                                                                                                              |
| •••                                         | The feet direct you to more information on a particular topic.                                                                                                                                                                                                                                                          |

The memory address depths and output widths can be configured as  $4,096 \times 1, 2,048 \times 2, 1,024 \times 4, 512 \times 8$  (or  $512 \times 9$  bits),  $256 \times 16$  (or  $256 \times 18$  bits), and  $128 \times 32$  (or  $128 \times 36$  bits). The  $128 \times 32$ - or 36-bit configuration is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–5 and 2–6 summarize the possible M4K RAM block configurations.

| Dood Dout     | Write Port         |               |              |              |              |              |              |              |              |  |  |
|---------------|--------------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--|--|
| Read Port     | $4\text{K}\times1$ | $2K \times 2$ | 1 K 	imes 4  | 512 × 8      | 256 × 16     | 128 × 32     | 512 × 9      | 256 × 18     | 128 × 36     |  |  |
| 4K × 1        | $\checkmark$       | $\checkmark$  | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |              |              |  |  |
| 2K × 2        | ~                  | ~             | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |              |              |  |  |
| $1K \times 4$ | $\checkmark$       | $\checkmark$  | $\checkmark$ | $\checkmark$ | $\checkmark$ | ~            |              |              |              |  |  |
| 512 × 8       | ~                  | $\checkmark$  | $\checkmark$ | ~            | $\checkmark$ | ~            |              |              |              |  |  |
| 256 × 16      | $\checkmark$       | $\checkmark$  | $\checkmark$ | $\checkmark$ | $\checkmark$ | ~            |              |              |              |  |  |
| 128 × 32      | ~                  | $\checkmark$  | $\checkmark$ | ~            | $\checkmark$ | ~            |              |              |              |  |  |
| 512 × 9       |                    |               |              |              |              |              | ~            | $\checkmark$ | $\checkmark$ |  |  |
| 256 × 18      |                    |               |              |              |              |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |
| 128 × 36      |                    |               |              |              |              |              | $\checkmark$ | $\checkmark$ | $\checkmark$ |  |  |

| Dout A   | Port B       |              |              |              |              |              |              |  |  |  |
|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--|--|--|
| Port A   | 4K × 1       | 2K × 2       | 1K × 4       | 512 × 8      | 256 × 16     | 512 × 9      | 256 × 18     |  |  |  |
| 4K × 1   | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ |              |              |  |  |  |
| 2K × 2   | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ |              |              |  |  |  |
| 1K × 4   | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ |              |              |  |  |  |
| 512 × 8  | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ |              |              |  |  |  |
| 256 × 16 | $\checkmark$ | $\checkmark$ | ~            | $\checkmark$ | $\checkmark$ |              |              |  |  |  |
| 512 × 9  |              |              |              |              |              | <b>&gt;</b>  | ~            |  |  |  |
| 256 × 18 |              |              |              |              |              | $\checkmark$ | $\checkmark$ |  |  |  |

When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits ( $w \times m \times n$ ).

The DSP block consists of the following elements:

- Multiplier block
- Adder/output block

## **Multiplier Block**

The DSP block multiplier block consists of the input registers, a multiplier, and pipeline register for pipelining multiply-accumulate and multiply-add/subtract functions as shown in Figure 2–32.





#### *Note to Figure 2–32:*

(1) These signals can be unregistered or registered once to match data path pipelines if required.

Figure 2–35. Simple Multiplier Mode



#### Note to Figure 2-35:

(1) These signals are not registered or registered once to match the data path pipeline.

DSP blocks can also implement one  $36 \times 36$ -bit multiplier in multiplier mode. DSP blocks use four  $18 \times 18$ -bit multipliers combined with dedicated adder and internal shift circuitry to achieve 36-bit multiplication. The input shift register feature is not available for the  $36 \times 36$ -bit multiplier. In  $36 \times 36$ -bit mode, the device can use the register that is normally a multiplier-result-output register as a pipeline stage for the  $36 \times 36$ -bit multiplier. Figure 2–36 shows the  $36 \times 36$ -bit multiply mode. single DSP block can implement two sums or differences from two  $18 \times 18$ -bit multipliers each or four sums or differences from two  $9 \times 9$ -bit multipliers each.

You can use the two-multipliers adder mode for complex multiplications, which are written as:

$$(a + jb) \times (c + jd) = [(a \times c) - (b \times d)] + j \times [(a \times d) + (b \times c)]$$

The two-multipliers adder mode allows a single DSP block to calculate the real part  $[(a \times c) - (b \times d)]$  using one subtractor and the imaginary part  $[(a \times d) + (b \times c)]$  using one adder, for data widths up to 18 bits. Two complex multiplications are possible for data widths up to 9 bits using four adder/subtractor/accumulator blocks. Figure 2–38 shows an 18-bit two-multipliers adder.





## Four-Multipliers Adder Mode

In the four-multipliers adder mode, the DSP block adds the results of two first -stage adder/subtractor blocks. One sum of four  $18 \times 18$ -bit multipliers or two different sums of two sets of four  $9 \times 9$ -bit multipliers can be implemented in a single DSP block. The product width for each multiplier must be the same size. The four-multipliers adder mode is useful for FIR filter applications. Figure 2–39 shows the four multipliers adder mode.

There are 16 dedicated clock pins (CLK [15..0]) to drive either the global or regional clock networks. Four clock pins drive each side of the device, as shown in Figure 2–42. Enhanced and fast PLL outputs can also drive the global and regional clock networks.

## Global Clock Network

These clocks drive throughout the entire device, feeding all device quadrants. The global clock networks can be used as clock sources for all resources within the device—IOEs, LEs, DSP blocks, and all memory blocks. These resources can also be used for control signals, such as clock enables and synchronous or asynchronous clears fed from the external pin. The global clock networks can also be driven by internal logic for internally generated global clocks and asynchronous clears, clock enables, or other control signals with large fanout. Figure 2–42 shows the 16 dedicated CLK pins driving global clock networks.



## Figure 2–45. EP1S30 Device Fast Regional Clock Pin Connections to Fast Regional Clocks

#### Notes to Figure 2-45:

- (1) This is a set of two multiplexers.
- (2) In addition to the FCLK pin inputs, there is also an input from the I/O interconnect.

### Combined Resources

Within each region, there are 22 distinct dedicated clocking resources consisting of 16 global clock lines, four regional clock lines, and two fast regional clock lines. Multiplexers are used with these clocks to form eight bit busses to drive LAB row clocks, column IOE clocks, or row IOE clocks. Another multiplexer is used at the LAB level to select two of the eight row clocks to feed the LE registers within the LAB. See Figure 2–46.



Figure 2–61. Column I/O Block Connection to the Interconnect

#### Notes to Figure 2–61:

- (1) The 16 control signals are composed of four output enables io\_boe[3..0], four clock enables io\_bce[3..0], four clocks io\_bclk[3..0], and four clear signals io\_bclr[3..0].
- (2) The 42 data and control signals consist of 12 data out lines; six lines each for DDR applications io\_dataouta[5..0] and io\_dataoutb[5..0], six output enables io\_coe[5..0], six input clock enables io\_cce\_in[5..0], six output clock enables io\_cce\_out[5..0], six clocks io\_cclk[5..0], and six clear signals io\_cclr[5..0].

Each IOE contains its own control signal selection for the following control signals: oe, ce\_in, ce\_out, aclr/preset, sclr/preset, clk\_in, and clk\_out. Figure 2–63 illustrates the control signal selection.



Figure 2–63. Control Signal Selection per IOE

In normal bidirectional operation, the input register can be used for input data requiring fast setup times. The input register can have its own clock input and clock enable separate from the OE and output registers. The output register can be used for data requiring fast clock-to-output performance. The OE register can be used for fast clock-to-output enable timing. The OE and output register share the same clock source and the same clock enable source from local interconnect in the associated LAB, dedicated I/O clocks, and the column and row interconnects. Figure 2–64 shows the IOE in bidirectional configuration.

shift by the same degree amount. For example, all 10 DQS pins on the top of the device can be shifted by 90° and all 10 DQS pins on the bottom of the device can be shifted by 72°. The reference circuits require a maximum of 256 system reference clock cycles to set the correct phase on the DQS delay elements. Figure 2-69 illustrates the phase-shift reference circuit control of each DQS delay shift on the top of the device. This same circuit is duplicated on the bottom of the device.



Figure 2–69. Simplified Diagram of the DQS Phase-Shift Circuitry

See the *External Memory Interfaces* chapter in the *Stratix Device Handbook*, Volume 2 for more information on external memory interfaces.

## Programmable Drive Strength

The output buffer for each Stratix device I/O pin has a programmable drive strength control for certain I/O standards. The LVTTL and LVCMOS standard has several levels of drive strength that the user can control. SSTL-3 Class I and II, SSTL-2 Class I and II, HSTL Class I and II, and 3.3-V GTL+ support a minimum setting, the lowest drive strength that guarantees the  $I_{OH}/I_{OL}$  of the standard. Using minimum settings provides signal slew rate control to reduce system noise and signal overshoot.



# 3. Configuration & Testing

#### S51003-1.3

# IEEE Std. 1149.1 (JTAG) Boundary-Scan Support

All Stratix<sup>®</sup> devices provide JTAG BST circuitry that complies with the IEEE Std. 1149.1a-1990 specification. JTAG boundary-scan testing can be performed either before or after, but not during configuration. Stratix devices can also use the JTAG port for configuration together with either the Quartus<sup>®</sup> II software or hardware using either Jam Files (.jam) or Jam Byte-Code Files (.jbc).

Stratix devices support IOE I/O standard setting reconfiguration through the JTAG BST chain. The JTAG chain can update the I/O standard for all input and output pins any time before or during user mode through the CONFIG\_IO instruction. You can use this ability for JTAG testing before configuration when some of the Stratix pins drive or receive from other devices on the board using voltage-referenced standards. Since the Stratix device may not be configured before JTAG testing, the I/O pins may not be configured for appropriate electrical standards for chip-to-chip communication. Programming those I/O standards via JTAG allows you to fully test the I/O connection to other devices.

The enhanced PLL reconfiguration bits are part of the JTAG chain before configuration and after power-up. After device configuration, the PLL reconfiguration bits are not part of the JTAG chain.

The JTAG pins support 1.5-V/1.8-V or 2.5-V/3.3-V I/O standards. The TDO pin voltage is determined by the V<sub>CCIO</sub> of the bank where it resides. The VCCSEL pin selects whether the JTAG inputs are 1.5-V, 1.8-V, 2.5-V, or 3.3-V compatible.

Stratix devices also use the JTAG port to monitor the logic operation of the device with the SignalTap<sup>®</sup> II embedded logic analyzer. Stratix devices support the JTAG instructions shown in Table 3–1.

The Quartus II software has an Auto Usercode feature where you can choose to use the checksum value of a programming file as the JTAG user code. If selected, the checksum is automatically loaded to the USERCODE register. In the Settings dialog box in the Assignments menu, click **Device & Pin Options**, then **General**, and then turn on the **Auto Usercode** option.

| Symbol              | Parameter                   | Conditions                          | Minimum                 | Typical   | Maximum                 | Unit |
|---------------------|-----------------------------|-------------------------------------|-------------------------|-----------|-------------------------|------|
| V <sub>CCIO</sub>   | Output supply voltage       |                                     | 2.375                   | 2.5       | 2.625                   | V    |
| V <sub>TT</sub>     | Termination voltage         |                                     | $V_{REF} - 0.04$        | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V    |
| V <sub>REF</sub>    | Reference voltage           |                                     | 1.15                    | 1.25      | 1.35                    | V    |
| V <sub>IH(DC)</sub> | High-level DC input voltage |                                     | V <sub>REF</sub> + 0.18 |           | 3.0                     | V    |
| V <sub>IL(DC)</sub> | Low-level DC input voltage  |                                     | -0.3                    |           | $V_{REF} - 0.18$        | V    |
| V <sub>IH(AC)</sub> | High-level AC input voltage |                                     | V <sub>REF</sub> + 0.35 |           |                         | V    |
| V <sub>IL(AC)</sub> | Low-level AC input voltage  |                                     |                         |           | $V_{REF} - 0.35$        | V    |
| V <sub>OH</sub>     | High-level output voltage   | I <sub>OH</sub> = -8.1 mA<br>(3)    | V <sub>TT</sub> + 0.57  |           |                         | V    |
| V <sub>OL</sub>     | Low-level output voltage    | I <sub>OL</sub> = 8.1 mA <i>(3)</i> |                         |           | V <sub>TT</sub> – 0.57  | V    |

| Table 4–21. SSTL-2 Class II Specifications |                             |                                      |                         |                  |                         |      |  |  |  |  |  |
|--------------------------------------------|-----------------------------|--------------------------------------|-------------------------|------------------|-------------------------|------|--|--|--|--|--|
| Symbol                                     | Parameter                   | Conditions                           | Minimum                 | Typical          | Maximum                 | Unit |  |  |  |  |  |
| V <sub>CCIO</sub>                          | Output supply voltage       |                                      | 2.375                   | 2.5              | 2.625                   | V    |  |  |  |  |  |
| V <sub>TT</sub>                            | Termination voltage         |                                      | $V_{\text{REF}} - 0.04$ | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | V    |  |  |  |  |  |
| V <sub>REF</sub>                           | Reference voltage           |                                      | 1.15                    | 1.25             | 1.35                    | V    |  |  |  |  |  |
| V <sub>IH(DC)</sub>                        | High-level DC input voltage |                                      | V <sub>REF</sub> + 0.18 |                  | $V_{CCIO} + 0.3$        | V    |  |  |  |  |  |
| V <sub>IL(DC)</sub>                        | Low-level DC input voltage  |                                      | -0.3                    |                  | V <sub>REF</sub> - 0.18 | V    |  |  |  |  |  |
| V <sub>IH(AC)</sub>                        | High-level AC input voltage |                                      | V <sub>REF</sub> + 0.35 |                  |                         | V    |  |  |  |  |  |
| V <sub>IL(AC)</sub>                        | Low-level AC input voltage  |                                      |                         |                  | $V_{REF} - 0.35$        | V    |  |  |  |  |  |
| V <sub>OH</sub>                            | High-level output voltage   | I <sub>OH</sub> = -16.4 mA<br>(3)    | V <sub>TT</sub> + 0.76  |                  |                         | V    |  |  |  |  |  |
| V <sub>OL</sub>                            | Low-level output voltage    | I <sub>OL</sub> = 16.4 mA <i>(3)</i> |                         |                  | V <sub>TT</sub> – 0.76  | V    |  |  |  |  |  |

| Table 4–22          | Table 4–22. SSTL-3 Class I Specifications (Part 1 of 2) |            |                         |                  |                         |      |  |  |  |  |  |  |
|---------------------|---------------------------------------------------------|------------|-------------------------|------------------|-------------------------|------|--|--|--|--|--|--|
| Symbol              | Parameter                                               | Conditions | Minimum                 | Typical          | Maximum                 | Unit |  |  |  |  |  |  |
| V <sub>CCIO</sub>   | Output supply voltage                                   |            | 3.0                     | 3.3              | 3.6                     | V    |  |  |  |  |  |  |
| V <sub>TT</sub>     | Termination voltage                                     |            | $V_{\text{REF}} - 0.05$ | V <sub>REF</sub> | V <sub>REF</sub> + 0.05 | V    |  |  |  |  |  |  |
| V <sub>REF</sub>    | Reference voltage                                       |            | 1.3                     | 1.5              | 1.7                     | V    |  |  |  |  |  |  |
| V <sub>IH(DC)</sub> | High-level DC input voltage                             |            | V <sub>REF</sub> + 0.2  |                  | $V_{CCIO} + 0.3$        | V    |  |  |  |  |  |  |
| V <sub>IL(DC)</sub> | Low-level DC input voltage                              |            | -0.3                    |                  | V <sub>REF</sub> - 0.2  | V    |  |  |  |  |  |  |
| V <sub>IH(AC)</sub> | High-level AC input voltage                             |            | V <sub>REF</sub> + 0.4  |                  |                         | V    |  |  |  |  |  |  |

| Symbol                       | Parameter                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>SU</sub>              | Input, pipeline, and output register setup time before clock                                                                                                                                                                                                                                                                                                             |
| t <sub>H</sub>               | Input, pipeline, and output register hold time after clock                                                                                                                                                                                                                                                                                                               |
| t <sub>co</sub>              | Input, pipeline, and output register clock-to-output delay                                                                                                                                                                                                                                                                                                               |
| t <sub>INREG2PIPE9</sub>     | Input Register to DSP Block pipeline register in $9 \times 9$ -bit mode                                                                                                                                                                                                                                                                                                  |
| t <sub>INREG2PIPE18</sub>    | Input Register to DSP Block pipeline register in $18 \times 18$ -bit mode                                                                                                                                                                                                                                                                                                |
| t <sub>PIPE2OUTREG2ADD</sub> | DSP Block Pipeline Register to output register delay in Two-<br>Multipliers Adder mode                                                                                                                                                                                                                                                                                   |
| t <sub>PIPE2OUTREG4ADD</sub> | DSP Block Pipeline Register to output register delay in Four-<br>Multipliers Adder mode                                                                                                                                                                                                                                                                                  |
| t <sub>PD9</sub>             | Combinatorial input to output delay for $9 \times 9$                                                                                                                                                                                                                                                                                                                     |
| t <sub>PD18</sub>            | Combinatorial input to output delay for $18 \times 18$                                                                                                                                                                                                                                                                                                                   |
| t <sub>PD36</sub>            | Combinatorial input to output delay for $36 \times 36$                                                                                                                                                                                                                                                                                                                   |
| t <sub>CLR</sub>             | Minimum clear pulse width                                                                                                                                                                                                                                                                                                                                                |
| t <sub>CLKHL</sub>           | Register minimum clock high or low time. This is a limit on<br>the min time for the clock on the registers in these blocks.<br>The actual performance is dependent upon the internal<br>point-to-point delays in the blocks and may give slower<br>performance as shown in Table 4–36 on page 4–20 and as<br>reported by the timing analyzer in the Quartus II software. |

Altera Corporation January 2006

Tables 4–73 through 4–78 show the external timing parameters on column and row pins for EP1S30 devices.

| Table 4–73. I      | Table 4–73. EP1S30 External I/O Timing on Column Pins Using Fast Regional Clock Networks |       |         |                |       |                |       |                |    |  |  |  |
|--------------------|------------------------------------------------------------------------------------------|-------|---------|----------------|-------|----------------|-------|----------------|----|--|--|--|
| Devenuetari        | -5 Speed Grade                                                                           |       | -6 Spee | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |    |  |  |  |
| Parameter          | Min                                                                                      | Max   | Min     | Max            | Min   | Max            | Min   | Max            |    |  |  |  |
| t <sub>INSU</sub>  | 2.502                                                                                    |       | 2.680   |                | 3.062 |                | 3.591 |                | ns |  |  |  |
| t <sub>INH</sub>   | 0.000                                                                                    |       | 0.000   |                | 0.000 |                | 0.000 |                | ns |  |  |  |
| t <sub>OUTCO</sub> | 2.473                                                                                    | 4.965 | 2.473   | 5.329          | 2.473 | 5.784          | 2.473 | 6.392          | ns |  |  |  |
| t <sub>XZ</sub>    | 2.413                                                                                    | 4.839 | 2.413   | 5.197          | 2.413 | 5.660          | 2.413 | 6.277          | ns |  |  |  |
| t <sub>ZX</sub>    | 2.413                                                                                    | 4.839 | 2.413   | 5.197          | 2.413 | 5.660          | 2.413 | 6.277          | ns |  |  |  |

| Table 4–74. I         | EP1S30 Ext     | ernal I/O T | ïming on C | olumn Pin      | s Using Re | gional Clou    | ck Network | s              |      |
|-----------------------|----------------|-------------|------------|----------------|------------|----------------|------------|----------------|------|
| Devementer            | -5 Speed Grade |             | -6 Spee    | -6 Speed Grade |            | -7 Speed Grade |            | -8 Speed Grade |      |
| Parameter             | Min            | Max         | Min        | Max            | Min        | Max            | Min        | Max            | Unit |
| t <sub>INSU</sub>     | 2.286          |             | 2.426      |                | 2.769      |                | 3.249      |                | ns   |
| t <sub>INH</sub>      | 0.000          |             | 0.000      |                | 0.000      |                | 0.000      |                | ns   |
| t <sub>оитсо</sub>    | 2.641          | 5.225       | 2.641      | 5.629          | 2.641      | 6.130          | 2.641      | 6.796          | ns   |
| t <sub>XZ</sub>       | 2.581          | 5.099       | 2.581      | 5.497          | 2.581      | 6.006          | 2.581      | 6.681          | ns   |
| t <sub>ZX</sub>       | 2.581          | 5.099       | 2.581      | 5.497          | 2.581      | 6.006          | 2.581      | 6.681          | ns   |
| t <sub>INSUPLL</sub>  | 1.200          |             | 1.185      |                | 1.344      |                | 1.662      |                | ns   |
| t <sub>INHPLL</sub>   | 0.000          |             | 0.000      |                | 0.000      |                | 0.000      |                | ns   |
| t <sub>OUTCOPLL</sub> | 1.108          | 2.367       | 1.108      | 2.534          | 1.108      | 2.569          | 1.108      | 2.517          | ns   |
| t <sub>XZPLL</sub>    | 1.048          | 2.241       | 1.048      | 2.402          | 1.048      | 2.445          | 1.048      | 2.402          | ns   |
| t <sub>ZXPLL</sub>    | 1.048          | 2.241       | 1.048      | 2.402          | 1.048      | 2.445          | 1.048      | 2.402          | ns   |

| Table 4–75. I      | Table 4–75. EP1S30 External I/O Timing on Column Pins Using Global Clock Networks (Part 1 of 2) |       |         |         |                |       |         |                |      |  |  |  |
|--------------------|-------------------------------------------------------------------------------------------------|-------|---------|---------|----------------|-------|---------|----------------|------|--|--|--|
| Baramatar          | -5 Speed Grade                                                                                  |       | -6 Spee | d Grade | -7 Speed Grade |       | -8 Spee | -8 Speed Grade |      |  |  |  |
| Parameter          | Min                                                                                             | Max   | Min     | Max     | Min            | Max   | Min     | Max            | Unit |  |  |  |
| t <sub>INSU</sub>  | 1.935                                                                                           |       | 2.029   |         | 2.310          |       | 2.709   |                | ns   |  |  |  |
| t <sub>INH</sub>   | 0.000                                                                                           |       | 0.000   |         | 0.000          |       | 0.000   |                | ns   |  |  |  |
| t <sub>outco</sub> | 2.814                                                                                           | 5.532 | 2.814   | 5.980   | 2.814          | 6.536 | 2.814   | 7.274          | ns   |  |  |  |

| Table 4–87. I         | EP1S60 Ext | ernal I/O T | iming on C | Column Pin     | s Using Gl | obal Clock     | Networks | Note (1) |       |
|-----------------------|------------|-------------|------------|----------------|------------|----------------|----------|----------|-------|
| Devementer            | -5 Spee    | d Grade     | -6 Spee    | -6 Speed Grade |            | -7 Speed Grade |          | d Grade  | 11-14 |
| Parameter             | Min        | Max         | Min        | Max            | Min        | Max            | Min      | Max      | Unit  |
| t <sub>INSU</sub>     | 2.000      |             | 2.152      |                | 2.441      |                | NA       |          | ns    |
| t <sub>INH</sub>      | 0.000      |             | 0.000      |                | 0.000      |                | NA       |          | ns    |
| t <sub>оитсо</sub>    | 3.051      | 5.900       | 3.051      | 6.340          | 3.051      | 6.977          | NA       | NA       | ns    |
| t <sub>xz</sub>       | 2.991      | 5.774       | 2.991      | 6.208          | 2.991      | 6.853          | NA       | NA       | ns    |
| t <sub>ZX</sub>       | 2.991      | 5.774       | 2.991      | 6.208          | 2.991      | 6.853          | NA       | NA       | ns    |
| t <sub>INSUPLL</sub>  | 1.315      |             | 1.362      |                | 1.543      |                | NA       |          | ns    |
| t <sub>INHPLL</sub>   | 0.000      |             | 0.000      |                | 0.000      |                | NA       |          | ns    |
| t <sub>OUTCOPLL</sub> | 1.029      | 2.196       | 1.029      | 2.303          | 1.029      | 2.323          | NA       | NA       | ns    |
| t <sub>XZPLL</sub>    | 0.969      | 2.070       | 0.969      | 2.171          | 0.969      | 2.199          | NA       | NA       | ns    |
| t <sub>ZXPLL</sub>    | 0.969      | 2.070       | 0.969      | 2.171          | 0.969      | 2.199          | NA       | NA       | ns    |

| Table 4–88. EP1S60 External I/O Timing on Row Pins Using Fast Regional Clock Networks Note (1) |                |       |                |       |                |       |                |     |      |  |
|------------------------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-----|------|--|
| Demonster                                                                                      | -5 Speed Grade |       | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |     | 11   |  |
| Parameter                                                                                      | Min            | Max   | Min            | Max   | Min            | Max   | Min            | Max | Unit |  |
| t <sub>INSU</sub>                                                                              | 3.144          |       | 3.393          |       | 3.867          |       | NA             |     | ns   |  |
| t <sub>INH</sub>                                                                               | 0.000          |       | 0.000          |       | 0.000          |       | NA             |     | ns   |  |
| t <sub>outco</sub>                                                                             | 2.643          | 5.275 | 2.643          | 5.654 | 2.643          | 6.140 | NA             | NA  | ns   |  |
| t <sub>xz</sub>                                                                                | 2.670          | 5.329 | 2.670          | 5.710 | 2.670          | 6.208 | NA             | NA  | ns   |  |
| t <sub>ZX</sub>                                                                                | 2.670          | 5.329 | 2.670          | 5.710 | 2.670          | 6.208 | NA             | NA  | ns   |  |

| Table 4–104. Stratix I/O Standard Row Pin Input Delay Adders |                |      |                |      |                |      |                |      |      |
|--------------------------------------------------------------|----------------|------|----------------|------|----------------|------|----------------|------|------|
| Parameter                                                    | -5 Speed Grade |      | -6 Speed Grade |      | -7 Speed Grade |      | -8 Speed Grade |      |      |
|                                                              | Min            | Max  | Min            | Max  | Min            | Max  | Min            | Max  | Unit |
| LVCMOS                                                       |                | 0    |                | 0    |                | 0    |                | 0    | ps   |
| 3.3-V LVTTL                                                  |                | 0    |                | 0    |                | 0    |                | 0    | ps   |
| 2.5-V LVTTL                                                  |                | 21   |                | 22   |                | 25   |                | 29   | ps   |
| 1.8-V LVTTL                                                  |                | 181  |                | 190  |                | 218  |                | 257  | ps   |
| 1.5-V LVTTL                                                  |                | 300  |                | 315  |                | 362  |                | 426  | ps   |
| GTL+                                                         |                | -152 |                | -160 |                | -184 |                | -216 | ps   |
| CTT                                                          |                | -168 |                | -177 |                | -203 |                | -239 | ps   |
| SSTL-3 Class I                                               |                | -193 |                | -203 |                | -234 |                | -275 | ps   |
| SSTL-3 Class II                                              |                | -193 |                | -203 |                | -234 |                | -275 | ps   |
| SSTL-2 Class I                                               |                | -262 |                | -276 |                | -317 |                | -373 | ps   |
| SSTL-2 Class II                                              |                | -262 |                | -276 |                | -317 |                | -373 | ps   |
| SSTL-18 Class I                                              |                | -105 |                | -111 |                | -127 |                | -150 | ps   |
| SSTL-18 Class II                                             |                | 0    |                | 0    |                | 0    |                | 0    | ps   |
| 1.5-V HSTL Class I                                           |                | -151 |                | -159 |                | -183 |                | -215 | ps   |
| 1.8-V HSTL Class I                                           |                | -126 |                | -133 |                | -153 |                | -179 | ps   |
| LVDS                                                         |                | -149 |                | -157 |                | -180 |                | -212 | ps   |
| LVPECL                                                       |                | -149 |                | -157 |                | -180 |                | -212 | ps   |
| 3.3-V PCML                                                   |                | -65  |                | -69  |                | -79  |                | -93  | ps   |
| HyperTransport                                               |                | 77   |                | -81  |                | -93  |                | -110 | ps   |

| Parameter           |       | -5 Speed Grade |        | -6 Speed Grade |        | -7 Speed Grade |        | -8 Speed Grade |        | 11   |
|---------------------|-------|----------------|--------|----------------|--------|----------------|--------|----------------|--------|------|
|                     |       | Min            | Max    | Min            | Max    | Min            | Max    | Min            | Max    | Unit |
| 3.3-V LVTTL         | 4 mA  |                | 1,822  |                | 1,913  |                | 1,913  |                | 1,913  | ps   |
|                     | 8 mA  |                | 1,586  |                | 1,665  |                | 1,665  |                | 1,665  | ps   |
|                     | 12 mA |                | 686    |                | 720    |                | 720    |                | 720    | ps   |
|                     | 16 mA |                | 630    |                | 662    |                | 662    |                | 662    | ps   |
|                     | 24 mA |                | 0      |                | 0      |                | 0      |                | 0      | ps   |
| 2.5-V LVTTL         | 2 mA  |                | 2,925  |                | 3,071  |                | 3,071  |                | 3,071  | ps   |
|                     | 8 mA  |                | 1,496  |                | 1,571  |                | 1,571  |                | 1,571  | ps   |
|                     | 12 mA |                | 937    |                | 984    |                | 984    |                | 984    | ps   |
|                     | 16 mA |                | 1,003  |                | 1,053  |                | 1,053  |                | 1,053  | ps   |
| 1.8-V LVTTL         | 2 mA  |                | 7,101  |                | 7,456  |                | 7,456  |                | 7,456  | ps   |
|                     | 8 mA  |                | 3,620  |                | 3,801  |                | 3,801  |                | 3,801  | ps   |
|                     | 12 mA |                | 3,109  |                | 3,265  |                | 3,265  |                | 3,265  | ps   |
| 1.5-V LVTTL         | 2 mA  |                | 10,941 |                | 11,488 |                | 11,488 |                | 11,488 | ps   |
|                     | 4 mA  |                | 7,431  |                | 7,803  |                | 7,803  |                | 7,803  | ps   |
|                     | 8 mA  |                | 5,990  |                | 6,290  |                | 6,290  |                | 6,290  | ps   |
| GTL                 |       |                | -959   |                | -1,007 |                | -1,007 |                | -1,007 | ps   |
| GTL+                |       |                | -438   |                | -460   |                | -460   |                | -460   | ps   |
| 3.3-V PCI           |       |                | 660    |                | 693    |                | 693    |                | 693    | ps   |
| 3.3-V PCI-X 1.0     |       |                | 660    |                | 693    |                | 693    |                | 693    | ps   |
| Compact PCI         |       |                | 660    |                | 693    |                | 693    |                | 693    | ps   |
| AGP 1×              |       |                | 660    |                | 693    |                | 693    |                | 693    | ps   |
| AGP 2×              |       |                | 288    |                | 303    |                | 303    |                | 303    | ps   |
| CTT                 |       |                | 631    |                | 663    |                | 663    |                | 663    | ps   |
| SSTL-3 Class I      |       |                | 301    |                | 316    |                | 316    |                | 316    | ps   |
| SSTL-3 Class II     |       |                | -359   |                | -377   |                | -377   |                | -377   | ps   |
| SSTL-2 Class I      |       |                | 523    |                | 549    |                | 549    |                | 549    | ps   |
| SSTL-2 Class II     |       |                | -49    |                | -51    |                | -51    |                | -51    | ps   |
| SSTL-18 Class I     |       |                | 2,315  |                | 2,431  |                | 2,431  |                | 2,431  | ps   |
| SSTL-18 Class II    |       |                | 723    |                | 759    |                | 759    |                | 759    | ps   |
| 1.5-V HSTL Class I  |       |                | 1,687  |                | 1,771  |                | 1,771  |                | 1,771  | ps   |
| 1.5-V HSTL Class II |       |                | 1,095  |                | 1,150  |                | 1,150  |                | 1,150  | ps   |
| 1.8-V HSTL Class I  |       |                | 599    |                | 629    |                | 678    |                | 744    | ps   |
| 1.8-V HSTL Class II |       |                | 87     |                | 102    |                | 102    |                | 102    | ps   |

| I/O Standard                     | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit |  |
|----------------------------------|-------------------|-------------------|-------------------|------|--|
| GTL+                             | 250               | 200               | 200               | MHz  |  |
| SSTL-3 Class I                   | 300               | 250               | 250               | MHz  |  |
| SSTL-3 Class II                  | 300               | 250               | 250               | MHz  |  |
| SSTL-2 Class I                   | 300               | 250               | 250               | MHz  |  |
| SSTL-2 Class II                  | 300               | 250               | 250               | MHz  |  |
| SSTL-18 Class I                  | 300               | 250               | 250               | MHz  |  |
| SSTL-18 Class II                 | 300               | 250               | 250               | MHz  |  |
| 1.5-V HSTL Class I               | 300               | 180               | 180               | MHz  |  |
| 1.5-V HSTL Class II              | 300               | 180               | 180               | MHz  |  |
| 1.8-V HSTL Class I               | 300               | 180               | 180               | MHz  |  |
| 1.8-V HSTL Class II              | 300               | 180               | 180               | MHz  |  |
| 3.3-V PCI                        | 422               | 390               | 390               | MHz  |  |
| 3.3-V PCI-X 1.0                  | 422               | 390               | 390               | MHz  |  |
| Compact PCI                      | 422               | 390               | 390               | MHz  |  |
| AGP 1×                           | 422               | 390               | 390               | MHz  |  |
| AGP 2×                           | 422               | 390               | 390               | MHz  |  |
| CTT                              | 250               | 180               | 180               | MHz  |  |
| Differential 1.5-V HSTL<br>C1    | 300               | 180               | 180               | MHz  |  |
| LVPECL (1)                       | 422               | 400               | 400               | MHz  |  |
| PCML (1)                         | 215               | 200               | 200               | MHz  |  |
| LVDS (1)                         | 422               | 400               | 400               | MHz  |  |
| HyperTransport<br>technology (1) | 422               | 400               | 400               | MHz  |  |

 Table 4–117. Stratix Maximum Input Clock Rate for CLK[7..4] & CLK[15..12]

 Pins in Wire-Bond Packages (Part 2 of 2)

 Table 4–118. Stratix Maximum Input Clock Rate for CLK[0, 2, 9, 11] Pins &

 FPLL[10..7]CLK Pins in Wire-Bond Packages (Part 1 of 2)

| I/O Standard | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit |  |
|--------------|-------------------|-------------------|-------------------|------|--|
| LVTTL        | 422               | 390               | 390               | MHz  |  |
| 2.5 V        | 422               | 390               | 390               | MHz  |  |
| 1.8 V        | 422               | 390               | 390               | MHz  |  |
| 1.5 V        | 422               | 390               | 390               | MHz  |  |

Differential HSTL Specifications 4–15 DSP Block Diagram Configuration for 18 x 18-Bit 2-55 for 9 x 9-Bit 2–56 Block Interconnect Interface 2–71 Block Interface 2–70 Block Signal Sources & Destinations 2–73 Blocks Arranged in Columns 2–53 in Stratix Devices 2-54 Input Register Modes 2-60 Input Registers 2–58 Multiplier 2 - 60Block 2-57 Signed Representation 2–60 Sub-Block 2-57 Sub-Blocks Using Input Shift Register Connections 2–59 Pipeline/Post Multiply Register 2-61

# Ε

**EP1S10** Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–36 Global Clock External I/O Timing Parameters 4-37 Regional Clock External I/O Timing Parameters 4–36 Row Pin Fast Regional Clock External I/O Timing Parameters 4-37 Global Clock External I/O Timing Parameters 4-38 Regional Clock External I/O Timing Parameters 4–38 EP1S20 Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4-39 Global Clock External I/O Timing Parameters 4-40 Regional Clock External I/O Timing

Parameters 4-39 Row Pin Fast Regional Clock External I/O Timing Parameters 4–40 Global Clock External I/O Timing Parameters 4-41 Regional Clock External I/O Timing Parameters 4-41 EP1S25 Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4-42 Global Clock External I/O Timing Parameters 4-43 Regional Clock External I/O Timing Parameters 4-42 Row Pin Fast Regional Clock External I/O Timing Parameters 4-43 Global Clock External I/O Timing Parameters 4-44 Regional Clock External I/O Timing Parameters 4–44 **EP1S30** Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–45 Global Clock External I/O Timing Parameters 4-45 Regional Clock External I/O Timing Parameters 4-45 Row Pin Fast Regional Clock External I/O Timing Parameters 4-46 Global Clock External I/O Timing Parameters 4-47 Regional Clock External I/O Timing Parameters 4-47 **EP1S40** Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–48 Global Clock External I/O Timing Parameters 4–49 Regional Clock External I/O Timing Parameters 4-48 Row Pin