# E·XFL

#### Altera - EP1S30F1020C7N Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Active                                                      |
| Number of LABs/CLBs            | -                                                           |
| Number of Logic Elements/Cells | -                                                           |
| Total RAM Bits                 | -                                                           |
| Number of I/O                  | 726                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 1.425V ~ 1.575V                                             |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                             |
| Package / Case                 | 1020-BBGA                                                   |
| Supplier Device Package        | 1020-FBGA (33x33)                                           |
| Purchase URL                   | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=ep1s30f1020c7n |
|                                |                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Chapter Revision Dates**

The chapters in this book, *Stratix Device Handbook, Volume 1*, were revised on the following dates. Where chapters or groups of chapters are available separately, part numbers are listed.

| Chapter 1. | Introduction<br>Revised:<br>Part number: | July 2005<br>S51001-3.2 |
|------------|------------------------------------------|-------------------------|
| Chapter 2. | Stratix Archite                          | cture                   |
| 1          | Revised:                                 | July 2005               |
|            | Part number:                             | \$51002-3.2             |
| Chapter 3. | Configuration                            | & Testing               |
| 1          | Revised:                                 | July 2005               |
|            | Part number:                             | \$51003-1.3             |
| Chapter 4. | DC & Switchin                            | g Characteristics       |
| 1          | Revised:                                 | January 2006            |
|            | Part number:                             | \$51004-3.4             |
| Chapter 5. | Reference & O                            | rdering Information     |
| Ĩ          | Revised:                                 | September 2004          |

Part number: S51005-2.1



# Section I. Stratix Device Family Data Sheet

This section provides the data sheet specifications for Stratix<sup>®</sup> devices. They contain feature definitions of the internal architecture, configuration and JTAG boundary-scan testing information, DC operating conditions, AC timing parameters, a reference to power consumption, and ordering information for Stratix devices.

This section contains the following chapters:

- Chapter 1, Introduction
- Chapter 2, Stratix Architecture
- Chapter 3, Configuration & Testing
- Chapter 4, DC & Switching Characteristics
- Chapter 5, Reference & Ordering Information

#### **Revision History** The table below shows the revision history for Chapters 1 through 5.

| Chapter | Date/Version         | Changes Made                                                                                                                                                                                                                                                                                                                     |
|---------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | July 2005, v3.2      | Minor content changes.                                                                                                                                                                                                                                                                                                           |
|         | September 2004, v3.1 | • Updated Table 1–6 on page 1–5.                                                                                                                                                                                                                                                                                                 |
|         | April 2004, v3.0     | <ul> <li>Main section page numbers changed on first page.</li> <li>Changed PCI-X to PCI-X 1.0 in "Features" on page 1–2.</li> <li>Global change from SignalTap to SignalTap II.</li> <li>The DSP blocks in "Features" on page 1–2 provide dedicated implementation of multipliers that are now "faster than 300 MHz."</li> </ul> |
|         | January 2004, v2.2   | <ul> <li>Updated -5 speed grade device information in Table 1-6.</li> </ul>                                                                                                                                                                                                                                                      |
|         | October 2003, v2.1   | Add -8 speed grade device information.                                                                                                                                                                                                                                                                                           |
|         | July 2003, v2.0      | <ul> <li>Format changes throughout chapter.</li> </ul>                                                                                                                                                                                                                                                                           |

| Chapter | Date/Version | Changes Made                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4       |              | <ul> <li>Table 4–48 on page 4–30: added rows t<sub>M512CLKSENSU</sub> and t<sub>M512CLKENH+</sub> and updated symbol names.</li> <li>Updated power-up current (ICCINT) required to power a Stratix device on page 4–17.</li> <li>Updated Table 4–37 on page 4–22 through Table 4–43 on page 4–27.</li> <li>Table 4–49 on page 4–31: added rows t<sub>M4KCLKENSU</sub>, t<sub>M4KCLKENH+</sub> t<sub>M4KBESU</sub>, and t<sub>M4KBEH</sub> deleted rows t<sub>M4KRADDRASU</sub> and t<sub>M4KRADDRH+</sub> and updated symbol names.</li> <li>Table 4–50 on page 4–31: added rows t<sub>M4RADDRASU</sub> and t<sub>M4KRADDRH+</sub> and updated symbol names.</li> <li>Table 4–50 on page 4–31: updated table, deleted "Conditions" column, and added rows t<sub>X2</sub> and t<sub>2X</sub>.</li> <li>Table 4–52 on page 4–34: updated table, deleted "Conditions" column, and added rows t<sub>X2</sub> and t<sub>2X</sub>.</li> <li>Table 4–52 on page 4–34: updated table, deleted "Conditions" column, and added rows t<sub>X2</sub> and t<sub>2X</sub>.</li> <li>Table 4–53 on page 4–34: updated table and added rows t<sub>XZPLL</sub> and t<sub>ZXPLL</sub>.</li> <li>Updated Note 2 in Table 4–53 on page 4–35.</li> <li>Deleted Note 2 in Table 4–54 on page 4–35.</li> <li>Deleted Note 2 from Table 4–55 on page 4–36 through Table 4–66 on page 4–41.</li> <li>Updated Table 4–55 on page 4–36 through Table 4–66 on page 4–56. Added rows t<sub>X2</sub>, t<sub>X</sub></li></ul> |

dedicated clocks, these registers provide exceptional performance and interface support with external memory devices such as DDR SDRAM, FCRAM, ZBT, and QDR SRAM devices.

High-speed serial interface channels support transfers at up to 840 Mbps using LVDS, LVPECL, 3.3-V PCML, or HyperTransport technology I/O standards.

Figure 2–1 shows an overview of the Stratix device.





C8 interconnects span eight LABs, M512, or M4K blocks up or down from a source LAB. Every LAB has its own set of C8 interconnects to drive either up or down. C8 interconnect connections between the LABs in a column are similar to the C4 connections shown in Figure 2–11 with the exception that they connect to eight LABs above and below. The C8 interconnects can drive and be driven by all types of architecture blocks similar to C4 interconnects. C8 interconnects can drive each other to extend their range as well as R8 interconnects for column-to-column connections. C8 interconnects are faster than two C4 interconnects.

C16 column interconnects span a length of 16 LABs and provide the fastest resource for long column connections between LABs, TriMatrix memory blocks, DSP blocks, and IOEs. C16 interconnects can cross M-RAM blocks and also drive to row and column interconnects at every fourth LAB. C16 interconnects drive LAB local interconnects via C4 and R4 interconnects and do not drive LAB local interconnects directly.

All embedded blocks communicate with the logic array similar to LABto-LAB interfaces. Each block (i.e., TriMatrix memory and DSP blocks) connects to row and column interconnects and has local interconnect regions driven by row and column interconnects. These blocks also have direct link interconnects for fast connections to and from a neighboring LAB. All blocks are fed by the row LAB clocks, labclk [7..0].



IOE clocks have horizontal and vertical block regions that are clocked by eight I/O clock signals chosen from the 22 quadrant or half-quadrant clock resources. Figures 2–47 and 2–48 show the quadrant and halfquadrant relationship to the I/O clock regions, respectively. The vertical regions (column pins) have less clock delay than the horizontal regions (row pins). Table 2–19 shows the enhanced PLL and fast PLL features in Stratix devices.

| Table 2–19. Stratix PLL Features  |                                                                 |                                    |  |  |  |  |  |  |  |
|-----------------------------------|-----------------------------------------------------------------|------------------------------------|--|--|--|--|--|--|--|
| Feature                           | Enhanced PLL                                                    | Fast PLL                           |  |  |  |  |  |  |  |
| Clock multiplication and division | $m/(n \times \text{ post-scale counter})$ (1)                   | m/(post-scale counter) (2)         |  |  |  |  |  |  |  |
| Phase shift                       | Down to 156.25-ps increments (3), (4)                           | Down to 125-ps increments (3), (4) |  |  |  |  |  |  |  |
| Delay shift                       | 250-ps increments for ±3 ns                                     |                                    |  |  |  |  |  |  |  |
| Clock switchover                  | $\checkmark$                                                    |                                    |  |  |  |  |  |  |  |
| PLL reconfiguration               | $\checkmark$                                                    |                                    |  |  |  |  |  |  |  |
| Programmable bandwidth            | $\checkmark$                                                    |                                    |  |  |  |  |  |  |  |
| Spread spectrum clocking          | $\checkmark$                                                    |                                    |  |  |  |  |  |  |  |
| Programmable duty cycle           | $\checkmark$                                                    | $\checkmark$                       |  |  |  |  |  |  |  |
| Number of internal clock outputs  | 6                                                               | 3 (5)                              |  |  |  |  |  |  |  |
| Number of external clock outputs  | Four differential/eight singled-ended or one single-ended $(6)$ | (7)                                |  |  |  |  |  |  |  |
| Number of feedback clock inputs   | 2 (8)                                                           |                                    |  |  |  |  |  |  |  |

#### Notes to Table 2–19:

- (1) For enhanced PLLs, *m*, *n*, range from 1 to 512 and post-scale counters *g*, *l*, *e* range from 1 to 1024 with 50% duty cycle. With a non-50% duty cycle the post-scale counters *g*, *l*, *e* range from 1 to 512.
- (2) For fast PLLs, *m* and post-scale counters range from 1 to 32.
- (3) The smallest phase shift is determined by the voltage controlled oscillator (VCO) period divided by 8.
- (4) For degree increments, Stratix devices can shift all output frequencies in increments of at least 45°. Smaller degree increments are possible depending on the frequency and divide parameters.
- (5) PLLs 7, 8, 9, and 10 have two output ports per PLL. PLLs 1, 2, 3, and 4 have three output ports per PLL.
- (6) Every Stratix device has two enhanced PLLs (PLLs 5 and 6) with either eight single-ended outputs or four differential outputs each. Two additional enhanced PLLs (PLLs 11 and 12) in EP1S80, EP1S60, and EP1S40 devices each have one single-ended output. Devices in the 780 pin FineLine BGA packages do not support PLLs 11 and 12.
- (7) Fast PLLs can drive to any I/O pin as an external clock. For high-speed differential I/O pins, the device uses a data channel to generate txclkout.
- (8) Every Stratix device has two enhanced PLLs with one single-ended or differential external feedback input per PLL.



Figure 2–50 shows the global and regional clocking from the PLL outputs and the CLK pins.

#### Notes to Figure 2–50:

- (1) PLLs 1 to 4 and 7 to 10 are fast PLLs. PLLs 5, 6, 11, and 12 are enhanced PLLs.
- (2) The global or regional clocks in a fast PLL's quadrant can drive the fast PLL input. A pin or other PLL must drive the global or regional source. The source cannot be driven by internally generated logic before driving the fast PLL.

Figure 2–51 shows the global and regional clocking from enhanced PLL outputs and top CLK pins.

During switchover, the PLL VCO continues to run and will either slow down or speed up, generating frequency drift on the PLL outputs. The clock switchover transitions without any glitches. After the switch, there is a finite resynchronization period to lock onto new clock as the VCO ramps up. The exact amount of time it takes for the PLL to relock relates to the PLL configuration and may be adjusted by using the programmable bandwidth feature of the PLL. The specification for the maximum time to relock is 100 µs.



For more information on clock switchover, see AN 313, Implementing Clock Switchover in Stratix & Stratix GX Devices.

#### PLL Reconfiguration

The PLL reconfiguration feature enables system logic to change Stratix device enhanced PLL counters and delay elements without reloading a Programmer Object File (**.pof**). This provides considerable flexibility for frequency synthesis, allowing real-time PLL frequency and output clock delay variation. You can sweep the PLL output frequencies and clock delay in prototype environments. The PLL reconfiguration feature can also dynamically or intelligently control system clock speeds or t<sub>CO</sub> delays in end systems.

Clock delay elements at each PLL output port implement variable delay. Figure 2–54 shows a diagram of the overall dynamic PLL control feature for the counters and the clock delay elements. The configuration time is less than 20 µs for the enhanced PLL using a input shift clock rate of 22 MHz. The charge pump, loop filter components, and phase shifting using VCO phase taps cannot be dynamically adjusted.

| Table 2–20. I/O Standards Supported for Enhanced PLL Pins (Part 2 of 2) |              |              |           |              |  |  |  |  |  |
|-------------------------------------------------------------------------|--------------|--------------|-----------|--------------|--|--|--|--|--|
| 1/0 Standard                                                            |              | t            | Output    |              |  |  |  |  |  |
| i/O Stalluaru                                                           | INCLK        | FBIN         | PLLENABLE | EXTCLK       |  |  |  |  |  |
| 1.5-V HSTL Class II                                                     | $\checkmark$ | $\checkmark$ |           | $\checkmark$ |  |  |  |  |  |
| 1.8-V HSTL Class I                                                      | ~            | $\checkmark$ |           | $\checkmark$ |  |  |  |  |  |
| 1.8-V HSTL Class II                                                     | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-18 Class I                                                         | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-18 Class II                                                        | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-2 Class I                                                          | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-2 Class II                                                         | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-3 Class I                                                          | $\checkmark$ | ~            |           | $\checkmark$ |  |  |  |  |  |
| SSTL-3 Class II                                                         | ~            | ~            |           | $\checkmark$ |  |  |  |  |  |
| AGP (1× and 2×)                                                         | ~            | $\checkmark$ |           | $\checkmark$ |  |  |  |  |  |
| СТТ                                                                     | ~            | $\checkmark$ |           | $\checkmark$ |  |  |  |  |  |

Enhanced PLLs 11 and 12 support one single-ended output each (see Figure 2–56). These outputs do not have their own VCC and GND signals. Therefore, to minimize jitter, do not place switching I/O pins next to this output pin.

Figure 2–56. External Clock Outputs for Enhanced PLLs 11 & 12



Stratix devices can drive any enhanced PLL driven through the global clock or regional clock network to any general I/O pin as an external output clock. The jitter on the output clock is not guaranteed for these cases.

resynchronization or relock period. The clkena signal can also disable clock outputs if the system is not tolerant to frequency overshoot during resynchronization.

The extclkena signals work in the same way as the clkena signals, but they control the external clock output counters (e0, e1, e2, and e3). Upon re-enabling, the PLL does not need a resynchronization or relock period unless the PLL is using external feedback mode. In order to lock in external feedback mode, the external output must drive the board trace back to the FBIN pin.



#### **Fast PLLs**

Stratix devices contain up to eight fast PLLs with high-speed serial interfacing ability, along with general-purpose features. Figure 2–58 shows a diagram of the fast PLL.

Tables 2–25 and 2–26 show the performance specification for DDR SDRAM, RLDRAM II, QDR SRAM, QDRII SRAM, and ZBT SRAM interfaces in EP1S10 through EP1S40 devices and in EP1S60 and EP1S80 devices. The DDR SDRAM and QDR SRAM numbers in Table 2–25 have been verified with hardware characterization with third-party DDR SDRAM and QDR SRAM devices over temperature and voltage extremes.

| Table 2–25. External RAM Support in EP1S10 through EP1S40 Devices |                 |                          |           |               |               |               |                |               |  |  |
|-------------------------------------------------------------------|-----------------|--------------------------|-----------|---------------|---------------|---------------|----------------|---------------|--|--|
| DDR Memory Type                                                   |                 | Maximum Clock Rate (MHz) |           |               |               |               |                |               |  |  |
|                                                                   | l/O<br>Standard | -5 Speed<br>Grade        | -6 Spee   | d Grade       | -7 Spee       | ed Grade      | -8 Speed Grade |               |  |  |
|                                                                   |                 | Flip-Chip                | Flip-Chip | Wire-<br>Bond | Flip-<br>Chip | Wire-<br>Bond | Flip-<br>Chip  | Wire-<br>Bond |  |  |
| DDR SDRAM (1), (2)                                                | SSTL-2          | 200                      | 167       | 133           | 133           | 100           | 100            | 100           |  |  |
| DDR SDRAM - side<br>banks (2), (3), (4)                           | SSTL-2          | 150                      | 133       | 110           | 133           | 100           | 100            | 100           |  |  |
| RLDRAM II (4)                                                     | 1.8-V HSTL      | 200                      | (5)       | (5)           | (5)           | (5)           | (5)            | (5)           |  |  |
| QDR SRAM (6)                                                      | 1.5-V HSTL      | 167                      | 167       | 133           | 133           | 100           | 100            | 100           |  |  |
| QDRII SRAM (6)                                                    | 1.5-V HSTL      | 200                      | 167       | 133           | 133           | 100           | 100            | 100           |  |  |
| ZBT SRAM (7)                                                      | LVTTL           | 200                      | 200       | 200           | 167           | 167           | 133            | 133           |  |  |

*Notes to Table 2–25:* 

 These maximum clock rates apply if the Stratix device uses DQS phase-shift circuitry to interface with DDR SDRAM. DQS phase-shift circuitry is only available in the top and bottom I/O banks (I/O banks 3, 4, 7, and 8).

(2) For more information on DDR SDRAM, see AN 342: Interfacing DDR SDRAM with Stratix & Stratix GX Devices.

(3) DDR SDRAM is supported on the Stratix device side I/O banks (I/O banks 1, 2, 5, and 6) without dedicated DQS phase-shift circuitry. The read DQS signal is ignored in this mode.

- (4) These performance specifications are preliminary.
- (5) This device does not support RLDRAM II.

(6) For more information on QDR or QDRII SRAM, see AN 349: QDR SRAM Controller Reference Design for Stratix & Stratix GX Devices.

(7) For more information on ZBT SRAM, see AN 329: ZBT SRAM Controller Reference Design for Stratix & Stratix GX Devices.

The only way you can use the rx\_data\_align is if one of the following is true:

- The receiver PLL is only clocking receive channels (no resources for the transmitter)
- If all channels can fit in one I/O bank

| Table 2–38. EP1S30 Differential Channels Note (1) |                 |            |                    |           |           |           |           |                           |      |      |        |
|---------------------------------------------------|-----------------|------------|--------------------|-----------|-----------|-----------|-----------|---------------------------|------|------|--------|
| Destaurs                                          | Transmitter     | Total      | Maximum            | C         | enter F   | ast PLI   | _S        | Corner Fast PLLs (2), (3) |      |      |        |
| Раскаде                                           | /Receiver       | Channels   | Speea<br>(Mbps)    | PLL1      | PLL2      | PLL3      | PLL4      | PLL7                      | PLL8 | PLL9 | PLL10  |
| 780-pin                                           | Transmitter     | 70         | 840                | 18        | 17        | 17        | 18        | (6)                       | (6)  | (6)  | (6)    |
| FineLine                                          | (4)             |            | 840 (5)            | 35        | 35        | 35        | 35        | (6)                       | (6)  | (6)  | (6)    |
| -                                                 | Receiver        | 66         | 840                | 17        | 16        | 16        | 17        | (6)                       | (6)  | (6)  | (6)    |
|                                                   |                 |            | 840 <i>(5)</i>     | 33        | 33        | 33        | 33        | (6)                       | (6)  | (6)  | (6)    |
| 956-pin                                           | Transmitter (4) | 80         | 840                | 19        | 20        | 20        | 19        | 20                        | 20   | 20   | 20     |
| BGA                                               |                 |            | 840 (5)            | 39        | 39        | 39        | 39        | 20                        | 20   | 20   | 20     |
|                                                   | Receiver        | 80         | 840                | 20        | 20        | 20        | 20        | 19                        | 20   | 20   | 19     |
|                                                   |                 |            | 840 (5)            | 40        | 40        | 40        | 40        | 19                        | 20   | 20   | 19     |
| 1,020-pin<br>FineLine                             | Transmitter (4) | 80 (2) (7) | 840                | 19<br>(1) | 20        | 20        | 19<br>(1) | 20                        | 20   | 20   | 20     |
| BGA                                               |                 |            | 840 <i>(5),(8)</i> | 39<br>(1) | 39<br>(1) | 39<br>(1) | 39<br>(1) | 20                        | 20   | 20   | 20     |
|                                                   | Receiver        | 80 (2) (7) | 840                | 20        | 20        | 20        | 20        | 19 (1)                    | 20   | 20   | 19 (1) |
|                                                   |                 |            | 840 <i>(5),(8)</i> | 40        | 40        | 40        | 40        | 19 (1)                    | 20   | 20   | 19 (1) |

Г

| Table 2–39. EP1S40 Differential Channels (Part 1 of 2) Note (1) |                 |                      |                            |                                            |      |      |      |      |      |      |          |     |
|-----------------------------------------------------------------|-----------------|----------------------|----------------------------|--------------------------------------------|------|------|------|------|------|------|----------|-----|
| Package                                                         | Transmitter/    | r/ Total<br>Channels | Maximum<br>Speed<br>(Mbps) | Center Fast PLLs Corner Fast PLLs (2), (3) |      |      |      |      |      |      | (2), (3) |     |
|                                                                 | Receiver        |                      |                            | PLL1                                       | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10    |     |
| 780-pin                                                         | Transmitter (4) | Transmitter          | ansmitter 68               | 840                                        | 18   | 16   | 16   | 18   | (6)  | (6)  | (6)      | (6) |
| FineLine<br>BGA                                                 |                 |                      | 840 (5)                    | 34                                         | 34   | 34   | 34   | (6)  | (6)  | (6)  | (6)      |     |
|                                                                 | Receiver        | 66                   | 840                        | 17                                         | 16   | 16   | 17   | (6)  | (6)  | (6)  | (6)      |     |
|                                                                 |                 |                      | 840 (5)                    | 33                                         | 33   | 33   | 33   | (6)  | (6)  | (6)  | (6)      |     |

The transmitter external clock output is transmitted on a data channel. The txclk pin for each bank is located in between data transmitter pins. For ×1 clocks (e.g., 622 Mbps, 622 MHz), the high-speed PLL clock bypasses the SERDES to drive the output pins. For half-rate clocks (e.g., 622 Mbps, 311 MHz) or any other even-numbered factor such as 1/4, 1/7, 1/8, or 1/10, the SERDES automatically generates the clock in the Quartus II software.

For systems that require more than four or eight high-speed differential I/O clock domains, a SERDES bypass implementation is possible using IOEs.

#### **Byte Alignment**

For high-speed source synchronous interfaces such as POS-PHY 4, XSBI, RapidIO, and HyperTransport technology, the source synchronous clock rate is not a byte- or SERDES-rate multiple of the data rate. Byte alignment is necessary for these protocols since the source synchronous clock does not provide a byte or word boundary since the clock is one half the data rate, not one eighth. The Stratix device's high-speed differential I/O circuitry provides dedicated data realignment circuitry for usercontrolled byte boundary shifting. This simplifies designs while saving LE resources. An input signal to each fast PLL can stall deserializer parallel data outputs by one bit period. You can use an LE-based state machine to signal the shift of receiver byte boundaries until a specified pattern is detected to indicate byte alignment.

## Power Sequencing & Hot Socketing

Because Stratix devices can be used in a mixed-voltage environment, they have been designed specifically to tolerate any possible power-up sequence. Therefore, the VCCIO and VCCINT power supplies may be powered in any order.

Although you can power up or down the VCCIO and VCCINT power supplies in any sequence, you should not power down any I/O banks that contain configuration pins while leaving other I/O banks powered on. For power up and power down, all supplies (VCCINT and all VCCIO power planes) must be powered up and down within 100 ms of each other. This prevents I/O pins from driving out.

Signals can be driven into Stratix devices before and during power up without damaging the device. In addition, Stratix devices do not drive out during power up. Once operating conditions are reached and the device is configured, Stratix devices operate as specified by the user. For more information, see *Hot Socketing* in the *Selectable I/O Standards in Stratix & Stratix GX Devices* chapter in the *Stratix Device Handbook, Volume 2.* 



#### Figure 4–2. Transmitter Output Waveforms for Differential I/O Standards

Tables 4–10 through 4–33 recommend operating conditions, DC operating conditions, and capacitance for 1.5-V Stratix devices.

| Table 4–10. 3.3-V LVDS I/O Specifications (Part 1 of 2) |                                                 |                                                              |         |         |         |      |  |  |  |  |
|---------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------|---------|---------|---------|------|--|--|--|--|
| Symbol                                                  | Parameter                                       | Conditions                                                   | Minimum | Typical | Maximum | Unit |  |  |  |  |
| V <sub>CCIO</sub>                                       | I/O supply voltage                              |                                                              | 3.135   | 3.3     | 3.465   | V    |  |  |  |  |
| V <sub>ID</sub> (6)                                     | Input differential voltage swing (single-ended) | 0.1 V $\le$ V <sub>CM</sub> < 1.1 V<br>W = 1 through 10      | 300     |         | 1,000   | mV   |  |  |  |  |
|                                                         |                                                 | 1.1 V ≤V <sub>CM</sub> ≤1.6 V<br><i>W</i> = 1                | 200     |         | 1,000   | mV   |  |  |  |  |
|                                                         |                                                 | 1.1 V $\leq$ V <sub>CM</sub> $\leq$ 1.6 V<br>W = 2 through10 | 100     |         | 1,000   | mV   |  |  |  |  |
|                                                         |                                                 | 1.6 V < V <sub>CM</sub> ≤1.8 V<br><i>W</i> = 1 through 10    | 300     |         | 1,000   | mV   |  |  |  |  |

### Timing Model

The DirectDrive<sup>™</sup> technology and MultiTrack<sup>™</sup> interconnect ensure predictable performance, accurate simulation, and accurate timing analysis across all Stratix device densities and speed grades. This section describes and specifies the performance, internal, external, and PLL timing specifications.

All specifications are representative of worst-case supply voltage and junction temperature conditions.

#### **Preliminary & Final Timing**

Timing models can have either preliminary or final status. The Quartus II software issues an informational message during the design compilation if the timing models are preliminary. Table 4–35 shows the status of the Stratix device timing models.

Preliminary status means the timing model is subject to change. Initially, timing numbers are created using simulation results, process data, and other known parameters. These tests are used to make the preliminary numbers as close to the actual timing parameters as possible.

Final timing numbers are based on actual device operation and testing. These numbers reflect the actual performance of the device under worstcase voltage and junction temperature conditions.

| Table 4–35. Stratix Device Timing Model Status |             |              |  |  |  |  |  |  |
|------------------------------------------------|-------------|--------------|--|--|--|--|--|--|
| Device                                         | Preliminary | Final        |  |  |  |  |  |  |
| EP1S10                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S20                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S25                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S30                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S40                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S60                                         |             | $\checkmark$ |  |  |  |  |  |  |
| EP1S80                                         |             | $\checkmark$ |  |  |  |  |  |  |

| Table 4–36. Stratix Performance (Part 2 of 2) Notes (1), (2) |                                          |     |                               |               |                      |                      |                      |                      |       |  |
|--------------------------------------------------------------|------------------------------------------|-----|-------------------------------|---------------|----------------------|----------------------|----------------------|----------------------|-------|--|
|                                                              |                                          | F   | Resources L                   | lsed          |                      | Р                    | erforman             | ce                   |       |  |
|                                                              | Applications                             | LEs | TriMatrix<br>Memory<br>Blocks | DSP<br>Blocks | -5<br>Speed<br>Grade | -6<br>Speed<br>Grade | -7<br>Speed<br>Grade | -8<br>Speed<br>Grade | Units |  |
| TriMatrix<br>memory                                          | True dual-port<br>RAM 16K × 36 bit       | 0   | 1                             | 0             | 269.83               | 237.69               | 206.82               | 175.74               | MHz   |  |
| M-RAM<br>block                                               | Single port RAM 32K $\times$ 18 bit      | 0   | 1                             | 0             | 275.86               | 244.55               | 212.76               | 180.83               | MHz   |  |
|                                                              | Simple dual-port RAM 32K $\times$ 18 bit | 0   | 1                             | 0             | 275.86               | 244.55               | 212.76               | 180.83               | MHz   |  |
|                                                              | True dual-port RAM 32K $\times$ 18 bit   | 0   | 1                             | 0             | 275.86               | 244.55               | 212.76               | 180.83               | MHz   |  |
|                                                              | Single port<br>RAM 64K $\times$ 9 bit    | 0   | 1                             | 0             | 287.85               | 253.29               | 220.36               | 187.26               | MHz   |  |
|                                                              | Simple dual-port RAM 64K $\times$ 9 bit  | 0   | 1                             | 0             | 287.85               | 253.29               | 220.36               | 187.26               | MHz   |  |
|                                                              | True dual-port RAM 64K $\times$ 9 bit    | 0   | 1                             | 0             | 287.85               | 253.29               | 220.36               | 187.26               | MHz   |  |
| DSP block                                                    | $9 \times 9$ -bit multiplier (3)         | 0   | 0                             | 1             | 335.0                | 293.94               | 255.68               | 217.24               | MHz   |  |
|                                                              | 18 × 18-bit multiplier<br>(4)            | 0   | 0                             | 1             | 278.78               | 237.41               | 206.52               | 175.50               | MHz   |  |
|                                                              | 36 × 36-bit multiplier<br>(4)            | 0   | 0                             | 1             | 148.25               | 134.71               | 117.16               | 99.59                | MHz   |  |
|                                                              | $36 \times 36$ -bit multiplier (5)       | 0   | 0                             | 1             | 278.78               | 237.41               | 206.52               | 175.5                | MHz   |  |
|                                                              | 18-bit, 4-tap FIR filter                 | 0   | 0                             | 1             | 278.78               | 237.41               | 206.52               | 175.50               | MHz   |  |
| Larger<br>Designs                                            | 8-bit, 16-tap parallel<br>FIR filter     | 58  | 0                             | 4             | 141.26               | 133.49               | 114.88               | 100.28               | MHz   |  |
|                                                              | 8-bit, 1,024-point FFT function          | 870 | 5                             | 1             | 261.09               | 235.51               | 205.21               | 175.22               | MHz   |  |

#### Notes to Table 4–36:

- (1) These design performance numbers were obtained using the Quartus II software.
- (2) Numbers not listed will be included in a future version of the data sheet.
- (3) This application uses registered inputs and outputs.
- (4) This application uses registered multiplier input and output stages within the DSP block.
- (5) This application uses registered multiplier input, pipeline, and output stages within the DSP block.

| Table 4–77. EP1S30 External I/O Timing on Row Pins Using Regional Clock Networks |                |       |                |       |                |       |                |       |      |
|----------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|------|
| Parameter                                                                        | -5 Speed Grade |       | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | Unit |
|                                                                                  | Min            | Max   | Min            | Max   | Min            | Max   | Min            | Max   | UIII |
| t <sub>INSU</sub>                                                                | 2.322          |       | 2.467          |       | 2.828          |       | 3.342          |       | ns   |
| t <sub>INH</sub>                                                                 | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCO</sub>                                                               | 2.731          | 5.408 | 2.731          | 5.843 | 2.731          | 6.360 | 2.731          | 7.036 | ns   |
| t <sub>xz</sub>                                                                  | 2.758          | 5.462 | 2.758          | 5.899 | 2.758          | 6.428 | 2.758          | 7.118 | ns   |
| t <sub>ZX</sub>                                                                  | 2.758          | 5.462 | 2.758          | 5.899 | 2.758          | 6.428 | 2.758          | 7.118 | ns   |
| t <sub>INSUPLL</sub>                                                             | 1.291          |       | 1.283          |       | 1.469          |       | 1.832          |       | ns   |
| t <sub>INHPLL</sub>                                                              | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCOPLL</sub>                                                            | 1.192          | 2.539 | 1.192          | 2.737 | 1.192          | 2.786 | 1.192          | 2.742 | ns   |
| t <sub>XZPLL</sub>                                                               | 1.219          | 2.539 | 1.219          | 2.793 | 1.219          | 2.854 | 1.219          | 2.824 | ns   |
| t <sub>ZXPLL</sub>                                                               | 1.219          | 2.539 | 1.219          | 2.793 | 1.219          | 2.854 | 1.219          | 2.824 | ns   |

| Table 4–78. EP1S30 External I/O Timing on Row Pins Using Global Clock Networks |                |       |                |       |                |       |                |       |      |
|--------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|------|
| Parameter                                                                      | -5 Speed Grade |       | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | Unit |
|                                                                                | Min            | Max   | Min            | Max   | Min            | Max   | Min            | Max   | Unit |
| t <sub>INSU</sub>                                                              | 1.995          |       | 2.089          |       | 2.398          |       | 2.830          |       | ns   |
| t <sub>INH</sub>                                                               | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCO</sub>                                                             | 2.917          | 5.735 | 2.917          | 6.221 | 2.917          | 6.790 | 2.917          | 7.548 | ns   |
| t <sub>xz</sub>                                                                | 2.944          | 5.789 | 2.944          | 6.277 | 2.944          | 6.858 | 2.944          | 7.630 | ns   |
| t <sub>ZX</sub>                                                                | 2.944          | 5.789 | 2.944          | 6.277 | 2.944          | 6.858 | 2.944          | 7.630 | ns   |
| t <sub>INSUPLL</sub>                                                           | 1.337          |       | 1.312          |       | 1.508          |       | 1.902          |       | ns   |
| t <sub>INHPLL</sub>                                                            | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCOPLL</sub>                                                          | 1.164          | 2.493 | 1.164          | 2.708 | 1.164          | 2.747 | 1.164          | 2.672 | ns   |
| t <sub>XZPLL</sub>                                                             | 1.191          | 2.547 | 1.191          | 2.764 | 1.191          | 2.815 | 1.191          | 2.754 | ns   |
| t <sub>ZXPLL</sub>                                                             | 1.191          | 2.547 | 1.191          | 2.764 | 1.191          | 2.815 | 1.191          | 2.754 | ns   |

Г

| Table 4–114. Stratix Maximum Input Clock Rate for CLK[74] & CLK[1512]         Pins in Flip-Chip Packages (Part 2 of 2) |                   |                   |                   |                   |      |  |  |  |
|------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-------------------|-------------------|------|--|--|--|
| I/O Standard                                                                                                           | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit |  |  |  |
| LVDS (1)                                                                                                               | 645               | 645               | 622               | 622               | MHz  |  |  |  |
| HyperTransport<br>technology (1)                                                                                       | 500               | 500               | 450               | 450               | MHz  |  |  |  |

 Table 4–115. Stratix Maximum Input Clock Rate for CLK[0, 2, 9, 11] Pins &

 FPLL[10..7]CLK Pins in Flip-Chip Packages

| I/O Standard                     | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit |
|----------------------------------|-------------------|-------------------|-------------------|-------------------|------|
| LVTTL                            | 422               | 422               | 390               | 390               | MHz  |
| 2.5 V                            | 422               | 422               | 390               | 390               | MHz  |
| 1.8 V                            | 422               | 422               | 390               | 390               | MHz  |
| 1.5 V                            | 422               | 422               | 390               | 390               | MHz  |
| LVCMOS                           | 422               | 422               | 390               | 390               | MHz  |
| GTL+                             | 300               | 250               | 200               | 200               | MHz  |
| SSTL-3 Class I                   | 400               | 350               | 300               | 300               | MHz  |
| SSTL-3 Class II                  | 400               | 350               | 300               | 300               | MHz  |
| SSTL-2 Class I                   | 400               | 350               | 300               | 300               | MHz  |
| SSTL-2 Class II                  | 400               | 350               | 300               | 300               | MHz  |
| SSTL-18 Class I                  | 400               | 350               | 300               | 300               | MHz  |
| SSTL-18 Class II                 | 400               | 350               | 300               | 300               | MHz  |
| 1.5-V HSTL Class I               | 400               | 350               | 300               | 300               | MHz  |
| 1.8-V HSTL Class I               | 400               | 350               | 300               | 300               | MHz  |
| СТТ                              | 300               | 250               | 200               | 200               | MHz  |
| Differential 1.5-V HSTL<br>C1    | 400               | 350               | 300               | 300               | MHz  |
| LVPECL (1)                       | 717               | 717               | 640               | 640               | MHz  |
| PCML (1)                         | 400               | 375               | 350               | 350               | MHz  |
| LVDS (1)                         | 717               | 717               | 640               | 640               | MHz  |
| HyperTransport<br>technology (1) | 717               | 717               | 640               | 640               | MHz  |

Fast Regional Clock External I/O Timing Parameters 4-49 Global Clock External I/O Timing Parameters 4–50 Regional Clock External I/O Timing Parameters 4-50 EP1S60 Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–51 Global Clock External I/O Timing Parameters 4–52 Regional Clock External I/O Timing Parameters 4–51 M-RAM Interface Locations 2–38 Row Pin Fast Regional Clock External I/O Timing Parameters 4–52 Global Clock External I/O Timing Parameters 4–53 Regional Clock External I/O Timing Parameters 4–53 **EP1S80** Devices Column Pin Fast Regional Clock External I/O Timing Parameters 4–54 Global Clock External I/O Timing Parameters 4-55 Regional Clock External I/O Timing Parameters 4-54 Global Clock External I/O Timing Parameters 4–56 Row Pin Fast Regional Clock External I/O Timing Parameters 4-55 Regional Clock External I/O Timing Parameters 4–56

### Η

HSTL Class I Specifications 4–14, 4–15 Class II Specifications 4–14, 4–15 I

I/OStandards 1.5-V 4-14, 4-15 I/O Specifications 4-4 1.8-V I/O Specifications 4–4 2.5-V I/O Specifications 4-3 3.3-V 4-13 LVDS I/O Specifications 4-6 PCI Specifications 4–9 PCML Specifications 4-8 Advanced I/O Standard Support 2–122 Column I/O Block Connection to the Interconnect 2–107 Column Pin Input Delay Adders 4–66 Control Signal Selection per IOE 2–109 CTT I/O Specifications 4–16 Differential LVDS Input On-Chip Termination 2–128 External I/O Delay Parameters 4-66 GTL+ I/O Specifications 4–10 High-Speed Differential I/O Support 2-130 HyperTransport Technology Specifications 4–9 I/O Banks 2-125 I/O Structure 2-104 I/O Support by Bank 2–126 IOE Structure 2–105 LVCMOS Specifications 4–3 LVDS Performance on Fast PLL Input 2–103 LVPECL Specifications 4–8 LVTTL Specifications 4–3 MultiVolt I/O Interface 2–129 MultiVolt I/O Support 2-130 Output Delay Adders for Fast Slew Rate on Column Pins 4-68 Output Delay Adders for Fast Slew Rate on Row Pins 4-69 Output Delay Adders for Slow Slew Rate on Column Pins 4-70 Package Options & I/O Pin Counts 1–4 Receiver Input Waveforms for Differential