Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 3247 | | Number of Logic Elements/Cells | 32470 | | Total RAM Bits | 3317184 | | Number of I/O | 597 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 780-BBGA, FCBGA | | Supplier Device Package | 780-FBGA (29x29) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s30f780c8n | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | DSP Block Interface | 2–70 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | PLLs & Clock Networks | | | Global & Hierarchical Clocking | 2–73 | | Enhanced & Fast PLLs | | | Enhanced PLLs | | | Fast PLLs | 2–100 | | I/O Structure | 2–104 | | Double-Data Rate I/O Pins | | | External RAM Interfacing | | | Programmable Drive Strength | | | Open-Drain Output | 2–120 | | Slew-Rate Control | 2–120 | | Bus Hold | | | Programmable Pull-Up Resistor | | | Advanced I/O Standard Support | | | Differential On-Chip Termination | | | MultiVolt I/O Interface | | | High-Speed Differential I/O Support | | | Dedicated Circuitry | | | Byte Alignment | | | Power Sequencing & Hot Socketing | | | IEEE Std. 1149.1 (JTAG) Boundary-Scan Support SignalTap II Embedded Logic Analyzer Configuration Operating Modes Configuring Stratix FPGAs with JRunner Configuration Schemes Partial Reconfiguration Remote Update Configuration Modes Stratix Automated Single Event Upset (SEU) Detection Custom-Built Circuitry Software Interface Temperature Sensing Diode | | | Chapter 4. DC & Switching Characteristics Operating Conditions Power Consumption Timing Model | 4–1<br>4–17<br>4–19 | | Preliminary & Final Timing | | | Performance | | | Internal Timing Parameters | | | External Timing Parameters | | | Stratix External I/O Timing | | | I/O Timing Measurement Methodology | | | External I/O Delay Parameters | 4–66 | ## 2. Stratix Architecture \$51002-3.2 # Functional Description Stratix® devices contain a two-dimensional row- and column-based architecture to implement custom logic. A series of column and row interconnects of varying length and speed provide signal interconnects between logic array blocks (LABs), memory block structures, and DSP blocks. The logic array consists of LABs, with 10 logic elements (LEs) in each LAB. An LE is a small unit of logic providing efficient implementation of user logic functions. LABs are grouped into rows and columns across the device. M512 RAM blocks are simple dual-port memory blocks with 512 bits plus parity (576 bits). These blocks provide dedicated simple dual-port or single-port memory up to 18-bits wide at up to 318 MHz. M512 blocks are grouped into columns across the device in between certain LABs. M4K RAM blocks are true dual-port memory blocks with 4K bits plus parity (4,608 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 36-bits wide at up to 291 MHz. These blocks are grouped into columns across the device in between certain LABs. M-RAM blocks are true dual-port memory blocks with 512K bits plus parity (589,824 bits). These blocks provide dedicated true dual-port, simple dual-port, or single-port memory up to 144-bits wide at up to 269 MHz. Several M-RAM blocks are located individually or in pairs within the device's logic array. Digital signal processing (DSP) blocks can implement up to either eight full-precision $9\times 9$ -bit multipliers, four full-precision $18\times 18$ -bit multipliers, or one full-precision $36\times 36$ -bit multiplier with add or subtract features. These blocks also contain 18-bit input shift registers for digital signal processing applications, including FIR and infinite impulse response (IIR) filters. DSP blocks are grouped into two columns in each device. Each Stratix device I/O pin is fed by an I/O element (IOE) located at the end of LAB rows and columns around the periphery of the device. I/O pins support numerous single-ended and differential I/O standards. Each IOE contains a bidirectional I/O buffer and six registers for registering input, output, and output-enable signals. When used with asynchronous load, and clear signals. An asynchronous clear signal takes precedence if both signals are asserted simultaneously. Each LAB supports up to two clears and one preset signal. In addition to the clear and preset ports, Stratix devices provide a chip-wide reset pin (DEV\_CLRn) that resets all registers in the device. An option set before compilation in the Quartus II software controls this pin. This chip-wide reset overrides all other control signals. ## MultiTrack Interconnect In the Stratix architecture, connections between LEs, TriMatrix memory, DSP blocks, and device I/O pins are provided by the MultiTrack interconnect structure with DirectDrive technology. The MultiTrack interconnect consists of continuous, performance-optimized routing lines of different lengths and speeds used for inter- and intra-design block connectivity. The Quartus II Compiler automatically places critical design paths on faster interconnects to improve design performance. DirectDrive technology is a deterministic routing technology that ensures identical routing resource usage for any function regardless of placement within the device. The MultiTrack interconnect and DirectDrive technology simplify the integration stage of block-based designing by eliminating the re-optimization cycles that typically follow design changes and additions. The MultiTrack interconnect consists of row and column interconnects that span fixed distances. A routing structure with fixed length resources for all devices allows predictable and repeatable performance when migrating through different device densities. Dedicated row interconnects route signals to and from LABs, DSP blocks, and TriMatrix memory within the same row. These row resources include: - Direct link interconnects between LABs and adjacent blocks. - R4 interconnects traversing four blocks to the right or left. - R8 interconnects traversing eight blocks to the right or left. - R24 row interconnects for high-speed access across the length of the device. The direct link interconnect allows an LAB, DSP block, or TriMatrix memory block to drive into the local interconnect of its left and right neighbors and then back into itself. Only one side of a M-RAM block interfaces with direct link and row interconnects. This provides fast communication between adjacent LABs and/or blocks without using row interconnect resources. The R4 interconnects span four LABs, three LABs and one M512 RAM block, two LABs and one M4K RAM block, or two LABs and one DSP block to the right or left of a source LAB. These resources are used for fast clock signals are routed from LAB row clocks and are generated from specific LAB rows at the DSP block interface. The LAB row source for control signals, data inputs, and outputs is shown in Table 2–17. | Table 2–17. DSP Block Signal Sources & Destinations | | | | | |-----------------------------------------------------|------------------------------|-------------|--------------|--| | LAB Row at<br>Interface | Control Signals<br>Generated | Data Inputs | Data Outputs | | | 1 | signa | A1[170] | OA[170] | | | 2 | aclr0<br>accum_sload0 | B1[170] | OB[170] | | | 3 | addnsub1<br>clock0<br>ena0 | A2[170] | OC[170] | | | 4 | aclr1<br>clock1<br>ena1 | B2[170] | OD[170] | | | 5 | aclr2<br>clock2<br>ena2 | A3[170] | OE[170] | | | 6 | sign_b<br>clock3<br>ena3 | B3[170] | OF[170] | | | 7 | clear3<br>accum_sload1 | A4[170] | OG[170] | | | 8 | addnsub3 | B4[170] | OH[170] | | ## PLLs & Clock Networks Stratix devices provide a hierarchical clock structure and multiple PLLs with advanced features. The large number of clocking resources in combination with the clock synthesis precision provided by enhanced and fast PLLs provides a complete clock management solution. ## **Global & Hierarchical Clocking** Stratix devices provide 16 dedicated global clock networks, 16 regional clock networks (four per device quadrant), and 8 dedicated fast regional clock networks (for EP1S10, EP1S20, and EP1S25 devices), and 16 dedicated fast regional clock networks (for EP1S30 EP1S40, and EP1S60, and EP1S80 devices). These clocks are organized into a hierarchical clock structure that allows for up to 22 clocks per device region with low skew and delay. This hierarchical clocking scheme provides up to 48 unique clock domains within Stratix devices. Figure 2–54. Dynamically Programmable Counters & Delays in Stratix Device Enhanced PLLs PLL reconfiguration data is shifted into serial registers from the logic array or external devices. The PLL input shift data uses a reference input shift clock. Once the last bit of the serial chain is clocked in, the register chain is synchronously loaded into the PLL configuration bits. The shift circuitry also provides an asynchronous clear for the serial registers. For more information on PLL reconfiguration, see *AN 282: Implementing PLL Reconfiguration in Stratix & Stratix GX Devices.* #### Programmable Bandwidth You have advanced control of the PLL bandwidth using the programmable control of the PLL loop characteristics, including loop filter and charge pump. The PLL's bandwidth is a measure of its ability to track the input clock and jitter. A high-bandwidth PLL can quickly lock onto a reference clock and react to any changes in the clock. It also will allow a wide band of input jitter spectrum to pass to the output. A low-bandwidth PLL will take longer to lock, but it will attenuate all high-frequency jitter components. The Quartus II software can adjust PLL characteristics to achieve the desired bandwidth. The programmable Any of the four external output counters can drive the single-ended or differential clock outputs for PLLs 5 and 6. This means one counter or frequency can drive all output pins available from PLL 5 or PLL 6. Each pair of output pins (four pins total) has dedicated VCC and GND pins to reduce the output clock's overall jitter by providing improved isolation from switching I/O pins. For PLLs 5 and 6, each pin of a single-ended output pair can either be in phase or 180° out of phase. The clock output pin pairs support the same I/O standards as standard output pins (in the top and bottom banks) as well as LVDS, LVPECL, 3.3-V PCML, HyperTransport technology, differential HSTL, and differential SSTL. Table 2–20 shows which I/O standards the enhanced PLL clock pins support. When in single-ended or differential mode, the two outputs operate off the same power supply. Both outputs use the same standards in single-ended mode to maintain performance. You can also use the external clock output pins as user output pins if external enhanced PLL clocking is not needed. | Table 2–20. I/O Standards Supported for Enhanced PLL Pins (Part 1 of 2) | | | | | | | |-------------------------------------------------------------------------|----------|----------|-----------|--------|--|--| | L/O Ctondovd | | Input | | | | | | I/O Standard | INCLK | FBIN | PLLENABLE | EXTCLK | | | | LVTTL | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | | | | LVCMOS | <b>✓</b> | <b>✓</b> | ✓ | ✓ | | | | 2.5 V | <b>✓</b> | <b>✓</b> | | ✓ | | | | 1.8 V | <b>✓</b> | <b>✓</b> | | ✓ | | | | 1.5 V | <b>✓</b> | <b>✓</b> | | ✓ | | | | 3.3-V PCI | <b>✓</b> | <b>✓</b> | | ✓ | | | | 3.3-V PCI-X 1.0 | <b>✓</b> | <b>✓</b> | | ✓ | | | | LVPECL | <b>✓</b> | <b>✓</b> | | ✓ | | | | 3.3-V PCML | <b>✓</b> | <b>✓</b> | | ✓ | | | | LVDS | <b>✓</b> | <b>✓</b> | | ✓ | | | | HyperTransport technology | <b>✓</b> | <b>✓</b> | | ✓ | | | | Differential HSTL | <b>✓</b> | | | ✓ | | | | Differential SSTL | | | | ✓ | | | | 3.3-V GTL | <b>✓</b> | ✓ | | ✓ | | | | 3.3-V GTL+ | <b>✓</b> | ✓ | | ✓ | | | | 1.5-V HSTL Class I | <b>✓</b> | ✓ | | ✓ | | | Figure 2-61. Column I/O Block Connection to the Interconnect #### *Notes to Figure 2–61:* - (1) The 16 control signals are composed of four output enables io\_boe[3..0], four clock enables io\_boe[3..0], four clocks io\_bclk[3..0], and four clear signals io\_bclr[3..0]. - (2) The 42 data and control signals consist of 12 data out lines; six lines each for DDR applications io\_dataouta[5..0] and io\_dataoutb[5..0], six output enables io\_coe[5..0], six input clock enables io\_cce\_in[5..0], six output clock enables io\_cce\_out[5..0], six clocks io\_cclk[5..0], and six clear signals io cclr[5..0]. Tables 2–25 and 2–26 show the performance specification for DDR SDRAM, RLDRAM II, QDR SRAM, QDRII SRAM, and ZBT SRAM interfaces in EP1S10 through EP1S40 devices and in EP1S60 and EP1S80 devices. The DDR SDRAM and QDR SRAM numbers in Table 2–25 have been verified with hardware characterization with third-party DDR SDRAM and QDR SRAM devices over temperature and voltage extremes. | Table 2–25. External RAM Support in EP1S10 through EP1S40 Devices | | | | | | | | | |-------------------------------------------------------------------|-----------------|--------------------------|-----------|---------------|---------------|---------------|---------------|---------------| | | | Maximum Clock Rate (MHz) | | | | | | | | DDR Memory Type | I/O<br>Standard | -5 Speed<br>Grade | -6 Spee | d Grade | -7 Spec | ed Grade | -8 Spee | d Grade | | | | Flip-Chip | Flip-Chip | Wire-<br>Bond | Flip-<br>Chip | Wire-<br>Bond | Flip-<br>Chip | Wire-<br>Bond | | DDR SDRAM (1), (2) | SSTL-2 | 200 | 167 | 133 | 133 | 100 | 100 | 100 | | DDR SDRAM - side banks (2), (3), (4) | SSTL-2 | 150 | 133 | 110 | 133 | 100 | 100 | 100 | | RLDRAM II (4) | 1.8-V HSTL | 200 | (5) | (5) | (5) | (5) | (5) | (5) | | QDR SRAM (6) | 1.5-V HSTL | 167 | 167 | 133 | 133 | 100 | 100 | 100 | | QDRII SRAM (6) | 1.5-V HSTL | 200 | 167 | 133 | 133 | 100 | 100 | 100 | | ZBT SRAM (7) | LVTTL | 200 | 200 | 200 | 167 | 167 | 133 | 133 | #### Notes to Table 2-25: - (1) These maximum clock rates apply if the Stratix device uses DQS phase-shift circuitry to interface with DDR SDRAM. DQS phase-shift circuitry is only available in the top and bottom I/O banks (I/O banks 3, 4, 7, and 8). - (2) For more information on DDR SDRAM, see AN 342: Interfacing DDR SDRAM with Stratix & Stratix GX Devices. - (3) DDR SDRAM is supported on the Stratix device side I/O banks (I/O banks 1, 2, 5, and 6) without dedicated DQS phase-shift circuitry. The read DQS signal is ignored in this mode. - (4) These performance specifications are preliminary. - (5) This device does not support RLDRAM II. - (6) For more information on QDR or QDRII SRAM, see AN 349: QDR SRAM Controller Reference Design for Stratix & Stratix GX Devices. - (7) For more information on ZBT SRAM, see AN 329: ZBT SRAM Controller Reference Design for Stratix & Stratix GX Devices. #### **Programmable Pull-Up Resistor** Each Stratix device I/O pin provides an optional programmable pull-up resistor during user mode. If this feature is enabled for an I/O pin, the pull-up resistor (typically 25 k $\Omega$ ) weakly holds the output to the V<sub>CCIO</sub> level of the output pin's bank. Table 2–30 shows which pin types support the weak pull-up resistor feature. | Table 2–30. Programmable Weak Pull-Up Resistor Support | | | | | |--------------------------------------------------------|--------------|--|--|--| | Pin Type Programmable Weak Pull-Up Res | | | | | | I/O pins | ✓ | | | | | CLK[150] | | | | | | FCLK | ~ | | | | | FPLL[710]CLK | | | | | | Configuration pins | | | | | | JTAG pins | <b>√</b> (1) | | | | *Note to Table 2–30:* (1) TDO pins do not support programmable weak pull-up resistors. #### Advanced I/O Standard Support Stratix device IOEs support the following I/O standards: - LVTTL - LVCMOS - 1.5 V - 1.8 V - 2.5 V - 3.3-V PCI - 3.3-V PCI-X 1.0 - 3.3-V AGP (1× and 2×) - LVDS - LVPECL - 3.3-V PCML - HyperTransport - Differential HSTL (on input/output clocks only) - Differential SSTL (on output column clock pins only) - GTL/GTL+ - 1.5-V HSTL Class I and II Figure 2-71. LVDS Input Differential On-Chip Termination I/O banks on the left and right side of the device support LVDS receiver (far-end) differential termination. Table 2–33 shows the Stratix device differential termination support. | Table 2–33. Differential Termination Supported by I/O Banks | | | | | |------------------------------------------------------------------------------------------------------|------|--|----------|--| | Differential Termination Support I/O Standard Support Top & Bottom Banks (3, 4, 7 & 8) (1, 2, 5 & 6) | | | | | | Differential termination (1), (2) | LVDS | | <b>✓</b> | | Notes to Table 2-33: - (1) Clock pin CLK0, CLK2, CLK9, CLK11, and pins FPLL [7..10] CLK do not support differential termination. - (2) Differential termination is only supported for LVDS because of a 3.3-V V<sub>CCIO</sub>. Table 2–34 shows the termination support for different pin types. | Table 2–34. Differential Termination Support Across Pin Types | | | | |---------------------------------------------------------------|-------|--|--| | Pin Type | $R_D$ | | | | Top and bottom I/O banks (3, 4, 7, and 8) | | | | | DIFFIO_RX[] | ✓ | | | | CLK[0,2,9,11],CLK[4-7],CLK[12-15] | | | | | CLK[1,3,8,10] | ✓ | | | | FCLK | | | | | FPLL[710]CLK | | | | The differential on-chip resistance at the receiver input buffer is 118 $\Omega \pm 20$ %. synthesis, allowing real-time variation of the PLL frequency and delay. The rest of the device is functional while reconfiguring the PLL. See the *Stratix Architecture* chapter of the *Stratix Device Handbook, Volume 1* for more information on Stratix PLLs. #### **Remote Update Configuration Modes** Stratix devices also support remote configuration using an Altera enhanced configuration device (e.g., EPC16, EPC8, and EPC4 devices) with page mode selection. Factory configuration data is stored in the default page of the configuration device. This is the default configuration that contains the design required to control remote updates and handle or recover from errors. You write the factory configuration once into the flash memory or configuration device. Remote update data can update any of the remaining pages of the configuration device. If there is an error or corruption in a remote update configuration, the configuration device reverts back to the factory configuration information. There are two remote configuration modes: remote and local configuration. You can use the remote update configuration mode for all three configuration modes: serial, parallel synchronous, and parallel asynchronous. Configuration devices (for example, EPC16 devices) only support serial and parallel synchronous modes. Asynchronous parallel mode allows remote updates when an intelligent host is used to configure the Stratix device. This host must support page mode settings similar to an EPC16 device. ### Remote Update Mode When the Stratix device is first powered up in remote update programming mode, it loads the configuration located at page address "000." The factory configuration should always be located at page address "000," and should never be remotely updated. The factory configuration contains the required logic to perform the following operations: - Determine the page address/load location for the next application's configuration data - Recover from a previous configuration error - Receive new configuration data and write it into the configuration device The factory configuration is the default and takes control if an error occurs while loading the application configuration. | Table 4-25. | Table 4–25. 3.3-V AGP 1× Specifications (Part 2 of 2) | | | | | | | |-----------------|-------------------------------------------------------|-----------------------------|-----------------------|---------|-------------------------|------|--| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | | $V_{OH}$ | High-level output voltage | $I_{OUT} = -0.5 \text{ mA}$ | $0.9 \times V_{CCIO}$ | | 3.6 | V | | | V <sub>OL</sub> | Low-level output voltage | I <sub>OUT</sub> = 1.5 mA | | | 0.1 × V <sub>CCIO</sub> | V | | | Table 4–26. 1.5-V HSTL Class I Specifications | | | | | | | |-----------------------------------------------|-----------------------------|-------------------------------|-------------------------|---------|------------------------|------| | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -8 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 8 mA (3) | | | 0.4 | V | | Symbol | Parameter | Conditions | Minimum | Typical | Maximum | Unit | |----------------------|-----------------------------|--------------------------------|-------------------------|---------|------------------------|------| | V <sub>CCIO</sub> | Output supply voltage | | 1.4 | 1.5 | 1.6 | V | | V <sub>REF</sub> | Input reference voltage | | 0.68 | 0.75 | 0.9 | V | | V <sub>TT</sub> | Termination voltage | | 0.7 | 0.75 | 0.8 | V | | V <sub>IH</sub> (DC) | DC high-level input voltage | | V <sub>REF</sub> + 0.1 | | | V | | V <sub>IL</sub> (DC) | DC low-level input voltage | | -0.3 | | V <sub>REF</sub> – 0.1 | V | | V <sub>IH</sub> (AC) | AC high-level input voltage | | V <sub>REF</sub> + 0.2 | | | V | | V <sub>IL</sub> (AC) | AC low-level input voltage | | | | V <sub>REF</sub> - 0.2 | V | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -16 \text{ mA } (3)$ | V <sub>CCIO</sub> - 0.4 | | | V | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 16 \text{ mA } (3)$ | | | 0.4 | V | | Table 4–39. DSP Block Internal Timing Microparameter Descriptions | | | | | |-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Symbol | Parameter | | | | | t <sub>SU</sub> | Input, pipeline, and output register setup time before clock | | | | | t <sub>H</sub> | Input, pipeline, and output register hold time after clock | | | | | t <sub>co</sub> | Input, pipeline, and output register clock-to-output delay | | | | | t <sub>INREG2PIPE9</sub> | Input Register to DSP Block pipeline register in $9\times9$ -bit mode | | | | | t <sub>INREG2PIPE18</sub> | Input Register to DSP Block pipeline register in 18 $\times$ 18-bit mode | | | | | t <sub>PIPE2OUTREG2ADD</sub> | DSP Block Pipeline Register to output register delay in Two-Multipliers Adder mode | | | | | t <sub>PIPE2OUTREG4ADD</sub> | DSP Block Pipeline Register to output register delay in Four-Multipliers Adder mode | | | | | t <sub>PD9</sub> | Combinatorial input to output delay for $9 \times 9$ | | | | | t <sub>PD18</sub> | Combinatorial input to output delay for 18 × 18 | | | | | t <sub>PD36</sub> | Combinatorial input to output delay for $36 \times 36$ | | | | | t <sub>CLR</sub> | Minimum clear pulse width | | | | | t <sub>CLKHL</sub> | Register minimum clock high or low time. This is a limit on the min time for the clock on the registers in these blocks. The actual performance is dependent upon the internal point-to-point delays in the blocks and may give slower performance as shown in Table 4–36 on page 4–20 and as reported by the timing analyzer in the Quartus II software. | | | | | | 13. Routing Delay Internal Timing Microparameter<br>ons (Part 2 of 2) | |--------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | | t <sub>C4</sub> | Delay for a C4 line with average loading; covers a distance of four LAB rows. | | t <sub>C8</sub> | Delay for a C8 line with average loading; covers a distance of eight LAB rows. | | t <sub>C16</sub> | Delay for a C16 line with average loading; covers a distance of 16 LAB rows. | | t <sub>LOCAL</sub> | Local interconnect delay, for connections within a LAB, and for the final routing hop of connections to LABs, DSP blocks, RAM blocks and I/Os. | | Table 4–44. LE Inter | Table 4–44. LE Internal Timing Microparameters | | | | | | | | | | | | | |----------------------|------------------------------------------------|-----|------|-----|------|-----|------|-----|------|--|--|--|--| | Dozomotov | - | -5 | | -6 | | -7 | | -8 | | | | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | | | t <sub>SU</sub> | 10 | | 10 | | 11 | | 13 | | ps | | | | | | t <sub>H</sub> | 100 | | 100 | | 114 | | 135 | | ps | | | | | | t <sub>CO</sub> | | 156 | | 176 | | 202 | | 238 | ps | | | | | | t <sub>LUT</sub> | | 366 | | 459 | | 527 | | 621 | ps | | | | | | t <sub>CLR</sub> | 100 | | 100 | | 114 | | 135 | | ps | | | | | | t <sub>PRE</sub> | 100 | | 100 | | 114 | | 135 | | ps | | | | | | t <sub>CLKHL</sub> | 1000 | | 1111 | | 1190 | | 1400 | | ps | | | | | | Table 4–45. IOE Internal TSU Microparameter by Device Density (Part 1 of 2) | | | | | | | | | | | | |-----------------------------------------------------------------------------|-------------------|-----|-----|-----|-----|-----|-----|-----|-----|----|--| | Dovice | Symbol | - | -5 | | -6 | | -7 | | -8 | | | | Device | | Min | Max | Min | Max | Min | Max | Min | Max | | | | EP1S10 | t <sub>SU_R</sub> | 76 | | 80 | | 80 | | 80 | | ps | | | | t <sub>SU_C</sub> | 176 | | 80 | | 80 | | 80 | | ps | | | EP1S20 | t <sub>SU_R</sub> | 76 | | 80 | | 80 | | 80 | | ps | | | | t <sub>SU_C</sub> | 76 | | 80 | | 80 | | 80 | | ps | | | EP1S25 | t <sub>SU_R</sub> | 276 | | 280 | | 280 | | 280 | | ps | | | | t <sub>SU_C</sub> | 276 | | 280 | | 280 | | 280 | | ps | | | EP1S30 | t <sub>SU_R</sub> | 76 | | 80 | | 80 | | 80 | | ps | | | | t <sub>SU_C</sub> | 176 | | 180 | | 180 | | 180 | | ps | | Tables 4–73 through 4–78 show the external timing parameters on column and row pins for EP1S30 devices. | Table 4–73. l | Table 4–73. EP1S30 External I/O Timing on Column Pins Using Fast Regional Clock Networks | | | | | | | | | | | | | |--------------------|------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|------|--|--|--|--| | D | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Unit | | | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | | t <sub>INSU</sub> | 2.502 | | 2.680 | | 3.062 | | 3.591 | | ns | | | | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | | | | t <sub>OUTCO</sub> | 2.473 | 4.965 | 2.473 | 5.329 | 2.473 | 5.784 | 2.473 | 6.392 | ns | | | | | | t <sub>XZ</sub> | 2.413 | 4.839 | 2.413 | 5.197 | 2.413 | 5.660 | 2.413 | 6.277 | ns | | | | | | t <sub>ZX</sub> | 2.413 | 4.839 | 2.413 | 5.197 | 2.413 | 5.660 | 2.413 | 6.277 | ns | | | | | | Table 4-74. I | EP1S30 Ext | ernal I/O T | iming on C | olumn Pin | s Using Re | gional Clou | k Network | s | | | |-----------------------|------------|-------------|------------|-----------|------------|-------------|-----------|----------------|------|--| | Davamatav | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | -8 Speed Grade | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.286 | | 2.426 | | 2.769 | | 3.249 | | ns | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | t <sub>оитсо</sub> | 2.641 | 5.225 | 2.641 | 5.629 | 2.641 | 6.130 | 2.641 | 6.796 | ns | | | t <sub>XZ</sub> | 2.581 | 5.099 | 2.581 | 5.497 | 2.581 | 6.006 | 2.581 | 6.681 | ns | | | t <sub>ZX</sub> | 2.581 | 5.099 | 2.581 | 5.497 | 2.581 | 6.006 | 2.581 | 6.681 | ns | | | t <sub>INSUPLL</sub> | 1.200 | | 1.185 | | 1.344 | | 1.662 | | ns | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | t <sub>OUTCOPLL</sub> | 1.108 | 2.367 | 1.108 | 2.534 | 1.108 | 2.569 | 1.108 | 2.517 | ns | | | t <sub>XZPLL</sub> | 1.048 | 2.241 | 1.048 | 2.402 | 1.048 | 2.445 | 1.048 | 2.402 | ns | | | t <sub>ZXPLL</sub> | 1.048 | 2.241 | 1.048 | 2.402 | 1.048 | 2.445 | 1.048 | 2.402 | ns | | | Table 4-75. I | Table 4–75. EP1S30 External I/O Timing on Column Pins Using Global Clock Networks (Part 1 of 2) | | | | | | | | | | | | | |--------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|------|--|--|--|--| | Parameter | -5 Speed Grade -6 Speed Grade -7 Speed Grade -8 Speed Grade | | | | | | | | | | | | | | rarameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | | | t <sub>INSU</sub> | 1.935 | | 2.029 | | 2.310 | | 2.709 | | ns | | | | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | | | | t <sub>OUTCO</sub> | 2.814 | 5.532 | 2.814 | 5.980 | 2.814 | 6.536 | 2.814 | 7.274 | ns | | | | | Tables 4–91 through 4–96 show the external timing parameters on column and row pins for EP1S80 devices. | Table 4–91. EP1S80 External I/O Timing on Column Pins Using Fast Regional Clock Networks Note (1) | | | | | | | | | | | | | |---------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-------|-------|-------|-------|-----|-----|------|--|--|--| | Davamatav | -5 Speed Grade -6 Speed Grade -7 Speed Grade -8 Speed Grade | | | | | | | | | | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | | | t <sub>INSU</sub> | 2.328 | | 2.528 | | 2.900 | | NA | | ns | | | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | | | t <sub>OUTCO</sub> | 2.422 | 4.830 | 2.422 | 5.169 | 2.422 | 5.633 | NA | NA | ns | | | | | t <sub>XZ</sub> | 2.362 | 4.704 | 2.362 | 5.037 | 2.362 | 5.509 | NA | NA | ns | | | | | t <sub>ZX</sub> | 2.362 | 4.704 | 2.362 | 5.037 | 2.362 | 5.509 | NA | NA | ns | | | | | Table 4–92. I | EP1S80 Ext | ernal I/O T | iming on C | olumn Pin | s Using Re | gional Clo | ck Network | <b>(s</b> Note (1) | | |-----------------------|------------|-------------|------------|-----------|------------|------------|------------|--------------------|-------| | Parameter | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Unit | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | UIIIL | | t <sub>INSU</sub> | 1.760 | | 1.912 | | 2.194 | | NA | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | t <sub>OUTCO</sub> | 2.761 | 5.398 | 2.761 | 5.785 | 2.761 | 6.339 | NA | NA | ns | | t <sub>XZ</sub> | 2.701 | 5.272 | 2.701 | 5.653 | 2.701 | 6.215 | NA | NA | ns | | t <sub>ZX</sub> | 2.701 | 5.272 | 2.701 | 5.653 | 2.701 | 6.215 | NA | NA | ns | | t <sub>INSUPLL</sub> | 0.462 | | 0.606 | | 0.785 | | NA | | ns | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | t <sub>OUTCOPLL</sub> | 1.661 | 2.849 | 1.661 | 2.859 | 1.661 | 2.881 | NA | NA | ns | | t <sub>XZPLL</sub> | 1.601 | 2.723 | 1.601 | 2.727 | 1.601 | 2.757 | NA | NA | ns | | t <sub>ZXPLL</sub> | 1.601 | 2.723 | 1.601 | 2.727 | 1.601 | 2.757 | NA | NA | ns | | Table 4–104. Stratix I/ | O Standar | d Row Pin | Input De | lay Adder | s | | | | | |-------------------------|-----------|-----------|----------|-----------|---------|---------|---------|---------|------| | Davis marks in | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | 11 | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | LVCMOS | | 0 | | 0 | | 0 | | 0 | ps | | 3.3-V LVTTL | | 0 | | 0 | | 0 | | 0 | ps | | 2.5-V LVTTL | | 21 | | 22 | | 25 | | 29 | ps | | 1.8-V LVTTL | | 181 | | 190 | | 218 | | 257 | ps | | 1.5-V LVTTL | | 300 | | 315 | | 362 | | 426 | ps | | GTL+ | | -152 | | -160 | | -184 | | -216 | ps | | CTT | | -168 | | -177 | | -203 | | -239 | ps | | SSTL-3 Class I | | -193 | | -203 | | -234 | | -275 | ps | | SSTL-3 Class II | | -193 | | -203 | | -234 | | -275 | ps | | SSTL-2 Class I | | -262 | | -276 | | -317 | | -373 | ps | | SSTL-2 Class II | | -262 | | -276 | | -317 | | -373 | ps | | SSTL-18 Class I | | -105 | | -111 | | -127 | | -150 | ps | | SSTL-18 Class II | | 0 | | 0 | | 0 | | 0 | ps | | 1.5-V HSTL Class I | | -151 | | -159 | | -183 | | -215 | ps | | 1.8-V HSTL Class I | | -126 | | -133 | | -153 | | -179 | ps | | LVDS | | -149 | | -157 | | -180 | | -212 | ps | | LVPECL | | -149 | | -157 | | -180 | | -212 | ps | | 3.3-V PCML | | -65 | | -69 | | -79 | | -93 | ps | | HyperTransport | | 77 | | -81 | | -93 | | -110 | ps | Tables 4–109 and 4–110 show the adder delays for the column and row IOE programmable delays. These delays are controlled with the Quartus II software logic options listed in the Parameter column. | Table 4–109. Stratix | 1 | | d Grade | | d Grade | . , | ed Grade | -8 Snee | ed Grade | | |-----------------------------------|---------|-----|---------|-----|---------|-----|----------|---------|----------|------| | Parameter | Setting | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay | Off | | 3,970 | | 4,367 | | 5,022 | | 5,908 | ps | | to internal cells | Small | | 3,390 | | 3,729 | | 4,288 | | 5,045 | ps | | | Medium | | 2,810 | | 3,091 | | 3,554 | | 4,181 | ps | | | Large | | 224 | | 235 | | 270 | | 318 | ps | | | On | | 224 | | 235 | | 270 | | 318 | ps | | Decrease input delay | Off | | 3,900 | | 4,290 | | 4,933 | | 5,804 | ps | | to input register | On | | 0 | | 0 | | 0 | | 0 | ps | | Decrease input delay | Off | | 1,240 | | 1,364 | | 1,568 | | 1,845 | ps | | to output register | On | | 0 | | 0 | | 0 | | 0 | ps | | Increase delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output pin | On | | 397 | | 417 | | 417 | | 417 | ps | | Increase delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output enable pin | On | | 338 | | 372 | | 427 | | 503 | ps | | Increase output clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase input clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase output | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable clock enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | uciay | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase t <sub>ZX</sub> delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output pin | On | | 2,199 | | 2,309 | | 2,309 | | 2,309 | ps | Table 4–120. Stratix Maximum Output Clock Rate for PLL[5, 6, 11, 12] Pins in Flip-Chip Packages (Part 2 of 2) | I/O Standard | -5 Speed<br>Grade | -6 Speed<br>Grade | -7 Speed<br>Grade | -8 Speed<br>Grade | Unit | |-------------------------------------|-------------------|-------------------|-------------------|-------------------|------| | SSTL-2 Class II (3) | 200 | 200 | 167 | 167 | MHz | | SSTL-2 Class II (4) | 200 | 200 | 167 | 167 | MHz | | SSTL-2 Class II (5) | 150 | 134 | 134 | 134 | MHz | | SSTL-18 Class I | 150 | 133 | 133 | 133 | MHz | | SSTL-18 Class II | 150 | 133 | 133 | 133 | MHz | | 1.5-V HSTL Class I | 250 | 225 | 200 | 200 | MHz | | 1.5-V HSTL Class II | 225 | 200 | 200 | 200 | MHz | | 1.8-V HSTL Class I | 250 | 225 | 200 | 200 | MHz | | 1.8-V HSTL Class II | 225 | 200 | 200 | 200 | MHz | | 3.3-V PCI | 350 | 300 | 250 | 250 | MHz | | 3.3-V PCI-X 1.0 | 350 | 300 | 250 | 250 | MHz | | Compact PCI | 350 | 300 | 250 | 250 | MHz | | AGP 1× | 350 | 300 | 250 | 250 | MHz | | AGP 2× | 350 | 300 | 250 | 250 | MHz | | CTT | 200 | 200 | 200 | 200 | MHz | | Differential 1.5-V HSTL<br>C1 | 225 | 200 | 200 | 200 | MHz | | Differential 1.8-V HSTL<br>Class I | 250 | 225 | 200 | 200 | MHz | | Differential 1.8-V HSTL<br>Class II | 225 | 200 | 200 | 200 | MHz | | Differential SSTL-2 (6) | 200 | 200 | 167 | 167 | MHz | | LVPECL (2) | 500 | 500 | 500 | 500 | MHz | | PCML (2) | 350 | 350 | 350 | 350 | MHz | | LVDS (2) | 500 | 500 | 500 | 500 | MHz | | HyperTransport technology (2) | 350 | 350 | 350 | 350 | MHz |