Welcome to **E-XFL.COM** ## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. #### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|----------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 4125 | | Number of Logic Elements/Cells | 41250 | | Total RAM Bits | 3423744 | | Number of I/O | 773 | | Number of Gates | - | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 1020-BBGA | | Supplier Device Package | 1020-FBGA (33x33) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/ep1s40f1020c6 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **About This Handbook** This handbook provides comprehensive information about the Altera® Stratix family of devices. ## How to Find Information You can find more information in the following ways: - The Adobe Acrobat Find feature, which searches the text of a PDF document. Click the binoculars toolbar icon to open the Find dialog box. - Acrobat bookmarks, which serve as an additional table of contents in PDF documents. - Thumbnail icons, which provide miniature previews of each page, provide a link to the pages. - Numerous links, shown in green text, which allow you to jump to related information. ### How to Contact Altera For the most up-to-date information about Altera products, go to the Altera world-wide web site at www.altera.com. For technical support on this product, go to www.altera.com/mysupport. For additional information about Altera products, consult the sources shown below. | Information Type | USA & Canada | All Other Locations | | | | | |--------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------|--|--|--|--| | Technical support | www.altera.com/mysupport/ | www.altera.com/mysupport/ | | | | | | | (800) 800-EPLD (3753)<br>(7:00 a.m. to 5:00 p.m. Pacific Time) | +1 408-544-8767<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | | | | | Product literature | www.altera.com | www.altera.com | | | | | | Altera literature services | literature@altera.com | literature@altera.com | | | | | | Non-technical customer service | (800) 767-3753 | + 1 408-544-7000<br>7:00 a.m. to 5:00 p.m. (GMT -8:00)<br>Pacific Time | | | | | | FTP site | ftp.altera.com | ftp.altera.com | | | | | Altera Corporation ix ## Typographic Conventions This document uses the typographic conventions shown below. | Visual Cue | Meaning | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bold Type with Initial<br>Capital Letters | Command names, dialog box titles, checkbox options, and dialog box options are shown in bold, initial capital letters. Example: <b>Save As</b> dialog box. | | bold type | External timing parameters, directory names, project names, disk drive names, filenames, filename extensions, and software utility names are shown in bold type. Examples: f <sub>MAX</sub> , \qdesigns directory, d: drive, chiptrip.gdf file. | | Italic Type with Initial Capital<br>Letters | Document titles are shown in italic type with initial capital letters. Example: AN 75: High-Speed Board Designs. | | Italic type | Internal timing parameters and variables are shown in italic type. Examples: $t_{PlA}$ , $n+1$ . | | | Variable names are enclosed in angle brackets (< >) and shown in italic type. Example: <file name="">, <pre><pre><pre></pre></pre></pre></file> | | Initial Capital Letters | Keyboard keys and menu names are shown with initial capital letters. Examples: Delete key, the Options menu. | | "Subheading Title" | References to sections within a document and titles of on-line help topics are shown in quotation marks. Example: "Typographic Conventions." | | Courier type | Signal and port names are shown in lowercase Courier type. Examples: $\mathtt{data1}$ , $\mathtt{tdi}$ , $\mathtt{input}$ . Active-low signals are denoted by suffix $\mathtt{n}$ , $\mathtt{e.g.}$ , $\mathtt{resetn}$ . | | | Anything that must be typed exactly as it appears is shown in Courier type. For example: c:\qdesigns\tutorial\chiptrip.gdf. Also, sections of an actual file, such as a Report File, references to parts of files (e.g., the AHDL keyword SUBDESIGN), as well as logic function names (e.g., TRI) are shown in Courier. | | 1., 2., 3., and<br>a., b., c., etc. | Numbered steps are used in a list of items when the sequence of the items is important, such as the steps listed in a procedure. | | • • | Bullets are used in a list of items when the sequence of the items is not important. | | ✓ | The checkmark indicates a procedure that consists of one step only. | | | The hand points to information that requires special attention. | | 4 | The angled arrow indicates you should press the Enter key. | | | The feet direct you to more information on a particular topic. | x Altera Corporation | Chapter | Date/Version | Changes Made | |---------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | July 2005 v3.2 | <ul> <li>Added "Clear Signals" section.</li> <li>Updated "Power Sequencing &amp; Hot Socketing" section.</li> <li>Format changes.</li> </ul> | | | September 2004, v3.1 | <ul> <li>Updated fast regional clock networks description on page 2–73.</li> <li>Deleted the word preliminary from the "specification for the maximum time to relock is 100 µs" on page 2–90.</li> <li>Added information about differential SSTL and HSTL outputs in "External Clock Outputs" on page 2–92.</li> <li>Updated notes in Figure 2–55 on page 2–93.</li> <li>Added information about <i>m</i> counter to "Clock Multiplication &amp; Division" on page 2–101.</li> <li>Updated Note 1 in Table 2–58 on page 2–101.</li> <li>Updated description of "Clock Multiplication &amp; Division" on page 2–88.</li> <li>Updated Table 2–22 on page 2–102.</li> <li>Added references to AN 349 and AN 329 to "External RAM Interfacing" on page 2–115.</li> <li>Table 2–25 on page 2–116: updated the table, updated Notes 3 and 4. Notes 4, 5, and 6, are now Notes 5, 6, and 7, respectively.</li> <li>Updated Table 2–26 on page 2–117.</li> <li>Added information about PCI Compliance to page 2–120.</li> <li>Table 2–32 on page 2–126: updated the table and deleted Note 1.</li> <li>Updated reference to device pin-outs now being available on the web on page 2–130.</li> <li>Added Notes 4 and 5 to Table 2–36 on page 2–130.</li> <li>Updated Note 3 in Table 2–37 on page 2–131.</li> <li>Updated Note 5 in Table 2–41 on page 2–135.</li> </ul> | | | April 2004, v3.0 | <ul> <li>Added note 3 to rows 11 and 12 in Table 2–18.</li> <li>Deleted "Stratix and Stratix GX Device PLL Availability" table.</li> <li>Added I/O standards row in Table 2–28 that support max and min strength.</li> <li>Row clk [1,3,8,10] was removed from Table 2–30.</li> <li>Added checkmarks in Enhanced column for LVPECL, 3.3-V PCML, LVDS, and HyperTransport technology rows in Table 2–32.</li> <li>Removed the Left and Right I/O Banks row in Table 2–34.</li> <li>Changed RCLK values in Figures 2–50 and 2–51.</li> <li>External RAM Interfacing section replaced.</li> </ul> | | | November 2003, v2.2 | <ul> <li>Added 672-pin BGA package information in Table 2–37.</li> <li>Removed support for series and parallel on-chip termination.</li> <li>Termination Technology renamed differential on-chip termination.</li> <li>Updated the number of channels per PLL in Tables 2-38 through 2-42.</li> <li>Updated Figures 2–65 and 2–67.</li> </ul> | | | October 2003, v2.1 | <ul> <li>Updated DDR I information.</li> <li>Updated Table 2–22.</li> <li>Added Tables 2–25, 2–29, 2–30, and 2–72.</li> <li>Updated Figures 2–59, 2–65, and 2–67.</li> <li>Updated the Lock Detect section.</li> </ul> | Section I–2 Altera Corporation With the LAB-wide addnsub control signal, a single LE can implement a one-bit adder and subtractor. This saves LE resources and improves performance for logic functions such as DSP correlators and signed multipliers that alternate between addition and subtraction depending on data. The LAB row clocks [7..0] and LAB local interconnect generate the LAB-wide control signals. The MultiTrack $^{\text{IM}}$ interconnect's inherent low skew allows clock and control signal distribution in addition to data. Figure 2–4 shows the LAB control signal generation circuit. Figure 2-4. LAB-Wide Control Signals ### **Logic Elements** The smallest unit of logic in the Stratix architecture, the LE, is compact and provides advanced features with efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can implement any function of four variables. In addition, each LE contains a programmable register and carry chain with carry select capability. A single LE also supports dynamic single bit addition or subtraction mode selectable by an LAB-wide control signal. Each LE drives all types of interconnects: local, row, column, LUT chain, register chain, and direct link interconnects. See Figure 2–5. LAB Carry-In LAB Carry-In Sum1 A1 B1 LE1 Carry-In0 Carry-In1 Sum2 LE2 LUT B2 data1 Sum data2 Sum3 LUT LE3 A4 B4 Sum4 LUT LE4 LUT A5 B5 Sum5 LE5 Carry-Out0 Carry-Out1 Sum6 A6 B6 LE6 A7 B7 Sum7 LE7 \_<u>A8</u> \_B8 Sum8 LE8 <u>A9</u> B9 Sum9 LE9 Sum10 A10 B10 LE10 LAB Carry-Out Figure 2-8. Carry Select Chain #### **Clear & Preset Logic Control** LAB-wide signals control the logic for the register's clear and preset signals. The LE directly supports an asynchronous clear and preset function. The register preset is achieved through the asynchronous load of a logic high. The direct asynchronous preset does not require a NOT-gate push-back technique. Stratix devices support simultaneous preset/ The memory address depths and output widths can be configured as $4,096 \times 1, 2,048 \times 2, 1,024 \times 4,512 \times 8$ (or $512 \times 9$ bits), $256 \times 16$ (or $256 \times 18$ bits), and $128 \times 32$ (or $128 \times 36$ bits). The $128 \times 32$ - or 36-bit configuration is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–5 and 2–6 summarize the possible M4K RAM block configurations. | Table 2–5. M4K RAM Block Configurations (Simple Dual-Port) | | | | | | | | | | | | | | | |------------------------------------------------------------|----------|------------|----------|----------|----------|----------|----------|-------------|----------|--|--|--|--|--| | Dood Dood | | Write Port | | | | | | | | | | | | | | Read Port | 4K × 1 | 2K × 2 | 1K × 4 | 512 × 8 | 256 × 16 | 128 × 32 | 512 × 9 | 256 × 18 | 128 × 36 | | | | | | | 4K × 1 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | | 2K × 2 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | | | | | | | | 1K × 4 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | | | | | | | | 512 × 8 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | | | | | | | | 256 × 16 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ~ | <b>✓</b> | <b>✓</b> | | | | | | | | | | 128 × 32 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | | 512 × 9 | | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | 256 × 18 | | | | | | | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | 128 × 36 | | | | | | | <b>✓</b> | <b>&gt;</b> | <b>✓</b> | | | | | | | Table 2–6. M4K RAM Block Configurations (True Dual-Port) | | | | | | | | | | | | | |----------------------------------------------------------|----------|----------|----------|----------|----------|----------|----------|--|--|--|--|--| | Dovt A | | Port B | | | | | | | | | | | | Port A | 4K × 1 | 2K × 2 | 1K × 4 | 512 × 8 | 256 × 16 | 512 × 9 | 256 × 18 | | | | | | | 4K × 1 | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | | | | | | 2K × 2 | ✓ | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | | | | | | 1K × 4 | ✓ | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | | | | | | 512 × 8 | ✓ | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | | | | | | 256 × 16 | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | | | | | | | | | 512 × 9 | | | | | | <b>✓</b> | <b>✓</b> | | | | | | | 256 × 18 | | | | | | <b>✓</b> | <b>✓</b> | | | | | | When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits ( $w \times m \times n$ ). Figure 2-41. DSP Block Interface to Interconnect A bus of 18 control signals feeds the entire DSP block. These signals include clock[0..3] clocks, aclr[0..3] asynchronous clears, ena[1..4] clock enables, signa, signb signed/unsigned control signals, addnsub1 and addnsub3 addition and subtraction control signals, and accum sload[0..1] accumulator synchronous loads. The #### Clock Feedback The following four feedback modes in Stratix device enhanced PLLs allow multiplication and/or phase and delay shifting: - Zero delay buffer: The external clock output pin is phase-aligned with the clock input pin for zero delay. Altera recommends using the same I/O standard on the input clock and the output clocks for optimum performance. - External feedback: The external feedback input pin, FBIN, is phase-aligned with the clock input, CLK, pin. Aligning these clocks allows you to remove clock delay and skew between devices. This mode is only possible for PLLs 5 and 6. PLLs 5 and 6 each support feedback for one of the dedicated external outputs, either one single-ended or one differential pair. In this mode, one *e* counter feeds back to the PLL FBIN input, becoming part of the feedback loop. Altera recommends using the same I/O standard on the input clock, the FBIN pin, and the output clocks for optimum performance. - Normal mode: If an internal clock is used in this mode, it is phasealigned to the input clock pin. The external clock output pin will have a phase delay relative to the clock input pin if connected in this mode. You define which internal clock output from the PLL should be phase-aligned to the internal clock pin. - No compensation: In this mode, the PLL will not compensate for any clock networks or external clock outputs. #### Phase & Delay Shifting Stratix device enhanced PLLs provide advanced programmable phase and clock delay shifting. These parameters are set in the Quartus II software. #### Phase Delay The Quartus II software automatically sets the phase taps and counter settings according to the phase shift entry. You enter a desired phase shift and the Quartus II software automatically sets the closest setting achievable. This type of phase shift is not reconfigurable during system operation. For phase shifting, enter a phase shift (in degrees or time units) for each PLL clock output port or for all outputs together in one shift. You can select phase-shifting values in time units with a resolution of 156.25 to 416.66 ps. This resolution is a function of frequency input and the multiplication and division factors (that is, it is a function of the VCO period), with the finest step being equal to an eighth (×0.125) of the VCO period. Each clock output counter can choose a different phase of the #### **Programmable Pull-Up Resistor** Each Stratix device I/O pin provides an optional programmable pull-up resistor during user mode. If this feature is enabled for an I/O pin, the pull-up resistor (typically 25 k $\Omega$ ) weakly holds the output to the V<sub>CCIO</sub> level of the output pin's bank. Table 2–30 shows which pin types support the weak pull-up resistor feature. | Table 2–30. Programmable Weak Pull-Up Resistor Support | | | | | | | | | |--------------------------------------------------------|------------------------------------|--|--|--|--|--|--|--| | Pin Type | Programmable Weak Pull-Up Resistor | | | | | | | | | I/O pins | ✓ | | | | | | | | | CLK[150] | | | | | | | | | | FCLK | ~ | | | | | | | | | FPLL[710]CLK | | | | | | | | | | Configuration pins | | | | | | | | | | JTAG pins | <b>√</b> (1) | | | | | | | | *Note to Table 2–30:* (1) TDO pins do not support programmable weak pull-up resistors. #### Advanced I/O Standard Support Stratix device IOEs support the following I/O standards: - LVTTL - LVCMOS - 1.5 V - 1.8 V - 2.5 V - 3.3-V PCI - 3.3-V PCI-X 1.0 - 3.3-V AGP (1× and 2×) - LVDS - LVPECL - 3.3-V PCML - HyperTransport - Differential HSTL (on input/output clocks only) - Differential SSTL (on output column clock pins only) - GTL/GTL+ - 1.5-V HSTL Class I and II - 1.8-V HSTL Class I and II - SSTL-3 Class I and II - SSTL-2 Class I and II - SSTL-18 Class I and II - CTT Table 2–31 describes the I/O standards supported by Stratix devices. | Table 2–31. Stratix Supp | orted I/O Standards | | | | |---------------------------|---------------------|-------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------| | I/O Standard | Туре | Input Reference<br>Voltage (V <sub>REF</sub> )<br>(V) | Output Supply<br>Voltage (V <sub>CCIO</sub> )<br>(V) | Board<br>Termination<br>Voltage (V <sub>TT</sub> )<br>(V) | | LVTTL | Single-ended | N/A | 3.3 | N/A | | LVCMOS | Single-ended | N/A | 3.3 | N/A | | 2.5 V | Single-ended | N/A | 2.5 | N/A | | 1.8 V | Single-ended | N/A | 1.8 | N/A | | 1.5 V | Single-ended | N/A | 1.5 | N/A | | 3.3-V PCI | Single-ended | N/A | 3.3 | N/A | | 3.3-V PCI-X 1.0 | Single-ended | N/A | 3.3 | N/A | | LVDS | Differential | N/A | 3.3 | N/A | | LVPECL | Differential | N/A 3.3 | | N/A | | 3.3-V PCML | Differential | N/A | 3.3 | N/A | | HyperTransport | Differential | N/A | 2.5 | N/A | | Differential HSTL (1) | Differential | 0.75 | 1.5 | 0.75 | | Differential SSTL (2) | Differential | 1.25 | 2.5 | 1.25 | | GTL | Voltage-referenced | 0.8 | N/A | 1.20 | | GTL+ | Voltage-referenced | 1.0 | N/A | 1.5 | | 1.5-V HSTL Class I and II | Voltage-referenced | 0.75 | 1.5 | 0.75 | | 1.8-V HSTL Class I and II | Voltage-referenced | 0.9 | 1.8 | 0.9 | | SSTL-18 Class I and II | Voltage-referenced | 0.90 | 1.8 | 0.90 | | SSTL-2 Class I and II | Voltage-referenced | 1.25 | 2.5 | 1.25 | | SSTL-3 Class I and II | Voltage-referenced | 1.5 | 3.3 | 1.5 | | AGP (1× and 2°) | Voltage-referenced | 1.32 | 3.3 | N/A | | CTT | Voltage-referenced | 1.5 | 3.3 | 1.5 | #### Notes to Table 2–31: - (1) This I/O standard is only available on input and output clock pins. - (2) This I/O standard is only available on output column clock pins. The output levels are compatible with systems of the same voltage as the power supply (i.e., when VCCIO pins are connected to a 1.5-V power supply, the output levels are compatible with 1.5-V systems). When VCCIO pins are connected to a 3.3-V power supply, the output high is 3.3 V and is compatible with 3.3-V or 5.0-V systems. Table 2–36 summarizes Stratix MultiVolt I/O support. | Table 2–36. Stratix MultiVolt I/O Support Note (1) | | | | | | | | | | | |----------------------------------------------------|--------------|----------|--------------|--------------|--------------|-------------------|--------------|--------------|----------|----------| | V (V) | | Inp | ut Signal | (5) | | Output Signal (6) | | | | | | V <sub>CCIO</sub> (V) | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | 5.0 V | | 1.5 | <b>✓</b> | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | | <b>✓</b> | | | | | | 1.8 | <b>√</b> (2) | <b>✓</b> | <b>√</b> (2) | <b>√</b> (2) | | <b>√</b> (3) | <b>✓</b> | | | | | 2.5 | | | <b>✓</b> | <b>✓</b> | | <b>√</b> (3) | <b>√</b> (3) | <b>✓</b> | | | | 3.3 | | | <b>√</b> (2) | <b>✓</b> | <b>✓</b> (4) | <b>√</b> (3) | <b>√</b> (3) | <b>√</b> (3) | <b>✓</b> | <b>✓</b> | #### Notes to Table 2-36: - (1) To drive inputs higher than $V_{CCIO}$ but less than 4.1 V, disable the PCI clamping diode. However, to drive 5.0-V inputs to the device, enable the PCI clamping diode to prevent $V_{\rm I}$ from rising above 4.0 V. - (2) The input pin current may be slightly higher than the typical value. - (3) Although $V_{CCIO}$ specifies the voltage necessary for the Stratix device to drive out, a receiving device powered at a different level can still interface with the Stratix device if it has inputs that tolerate the $V_{CCIO}$ value. - (4) Stratix devices can be 5.0-V tolerant with the use of an external resistor and the internal PCI clamp diode. - (5) This is the external signal that is driving the Stratix device. - (6) This represents the system voltage that Stratix supports when a VCCIO pin is connected to a specific voltage level. For example, when VCCIO is 3.3 V and if the I/O standard is LVTTL/LVCMOS, the output high of the signal coming out from Stratix is 3.3 V and is compatible with 3.3-V or 5.0-V systems. ## High-Speed Differential I/O Support Stratix devices contain dedicated circuitry for supporting differential standards at speeds up to 840 Mbps. The following differential I/O standards are supported in the Stratix device: LVDS, LVPECL, HyperTransport, and 3.3-V PCML. There are four dedicated high-speed PLLs in the EP1S10 to EP1S25 devices and eight dedicated high-speed PLLs in the EP1S30 to EP1S80 devices to multiply reference clocks and drive high-speed differential SERDES channels. See the Stratix device pin-outs at **www.altera.com** for additional high speed DIFFIO pin information for Stratix devices. The only way you can use the rx\_data\_align is if one of the following is true: - The receiver PLL is only clocking receive channels (no resources for the transmitter) - If all channels can fit in one I/O bank | Table 2-38 | . EP1S30 Diffe | erential Cha | nnels Note | (1) | | | | | | | | | |-----------------------|-----------------|--------------------|-----------------|-----------|-----------|-----------|-----------|--------|---------|--------|---------|----| | | Transmitter | Total | Maximum | C | enter F | ast PLI | _S | Corn | er Fast | PLLs ( | 2), (3) | | | Package | /Receiver | Channels | Speed<br>(Mbps) | PLL1 | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10 | | | 780-pin | Transmitter | 70 | 840 | 18 | 17 | 17 | 18 | (6) | (6) | (6) | (6) | | | BGA | (4) | | 840 (5) | 35 | 35 | 35 | 35 | (6) | (6) | (6) | (6) | | | | Receiver | r 66 | 840 | 17 | 16 | 16 | 17 | (6) | (6) | (6) | (6) | | | | | | 840 (5) | 33 | 33 | 33 | 33 | (6) | (6) | (6) | (6) | | | 956-pin | Transmitter (4) | | 80 | 840 | 19 | 20 | 20 | 19 | 20 | 20 | 20 | 20 | | BGA | | | 840 (5) | 39 | 39 | 39 | 39 | 20 | 20 | 20 | 20 | | | | Receiver | 80 | 840 | 20 | 20 | 20 | 20 | 19 | 20 | 20 | 19 | | | | | | 840 (5) | 40 | 40 | 40 | 40 | 19 | 20 | 20 | 19 | | | 1,020-pin<br>FineLine | Transmitter (4) | 80 (2) (7) | 840 | 19<br>(1) | 20 | 20 | 19<br>(1) | 20 | 20 | 20 | 20 | | | BGA | | | 840 (5),(8) | 39<br>(1) | 39<br>(1) | 39<br>(1) | 39<br>(1) | 20 | 20 | 20 | 20 | | | | Receiver | eceiver 80 (2) (7) | 840 | 20 | 20 | 20 | 20 | 19 (1) | 20 | 20 | 19 (1) | | | | | | 840 (5),(8) | 40 | 40 | 40 | 40 | 19 (1) | 20 | 20 | 19 (1) | | | Table 2–39. EP1S40 Differential Channels (Part 1 of 2) Note (1) | | | | | | | | | | | | |-----------------------------------------------------------------|---------------|----------|----------------------------|------------------|------|------|------|---------------------------|------|------|-------| | | Transmitter/ | Total | Maximum<br>Speed<br>(Mbps) | Center Fast PLLs | | | | Corner Fast PLLs (2), (3) | | | | | Package | Receiver | Channels | | PLL1 | PLL2 | PLL3 | PLL4 | PLL7 | PLL8 | PLL9 | PLL10 | | 780-pin | Transmitter 6 | 68 | 840 | 18 | 16 | 16 | 18 | (6) | (6) | (6) | (6) | | FineLine<br>BGA | | | 840 (5) | 34 | 34 | 34 | 34 | (6) | (6) | (6) | (6) | | | Receiver | 66 | 840 | 17 | 16 | 16 | 17 | (6) | (6) | (6) | (6) | | | | | 840 (5) | 33 | 33 | 33 | 33 | (6) | (6) | (6) | (6) | #### **Performance** Table 4–36 shows Stratix performance for some common designs. All performance values were obtained with Quartus II software compilation of LPM, or MegaCore $^{\rm @}$ functions for the FIR and FFT designs. | Table 4-36 | Table 4–36. Stratix Performance (Part 1 of 2) Notes (1), (2) | | | | | | | | | | | |------------------|--------------------------------------------------------------|-----|-------------------------------|---------------|----------------------|----------------------|----------------------|----------------------|-------|--|--| | | | F | Resources L | Jsed | Performance | | | | | | | | ļ | Applications | LEs | TriMatrix<br>Memory<br>Blocks | DSP<br>Blocks | -5<br>Speed<br>Grade | -6<br>Speed<br>Grade | -7<br>Speed<br>Grade | -8<br>Speed<br>Grade | Units | | | | LE | 16-to-1 multiplexer (1) | 22 | 0 | 0 | 407.83 | 324.56 | 288.68 | 228.67 | MHz | | | | | 32-to-1 multiplexer (3) | 46 | 0 | 0 | 318.26 | 255.29 | 242.89 | 185.18 | MHz | | | | | 16-bit counter | 16 | 0 | 0 | 422.11 | 422.11 | 390.01 | 348.67 | MHz | | | | | 64-bit counter | 64 | 0 | 0 | 321.85 | 290.52 | 261.23 | 220.5 | MHz | | | | TriMatrix memory | Simple dual-port RAM 32 × 18 bit | 0 | 1 | 0 | 317.76 | 277.62 | 241.48 | 205.21 | MHz | | | | M512 block | FIFO 32 × 18 bit | 30 | 1 | 0 | 319.18 | 278.86 | 242.54 | 206.14 | MHz | | | | TriMatrix memory | Simple dual-port RAM<br>128 × 36 bit | 0 | 1 | 0 | 290.86 | 255.55 | 222.27 | 188.89 | MHz | | | | M4K block | True dual-port RAM<br>128 × 18 bit | 0 | 1 | 0 | 290.86 | 255.55 | 222.27 | 188.89 | MHz | | | | | FIFO 128 × 36 bit | 34 | 1 | 0 | 290.86 | 255.55 | 222.27 | 188.89 | MHz | | | | TriMatrix memory | Single port<br>RAM 4K × 144 bit | 1 | 1 | 0 | 255.95 | 223.06 | 194.06 | 164.93 | MHz | | | | M-RAM<br>block | Simple dual-port<br>RAM 4K × 144 bit | 0 | 1 | 0 | 255.95 | 233.06 | 194.06 | 164.93 | MHz | | | | | True dual-port<br>RAM 4K × 144 bit | 0 | 1 | 0 | 255.95 | 233.06 | 194.06 | 164.93 | MHz | | | | | Single port<br>RAM 8K × 72 bit | 0 | 1 | 0 | 278.94 | 243.19 | 211.59 | 179.82 | MHz | | | | | Simple dual-port<br>RAM 8K × 72 bit | 0 | 1 | 0 | 255.95 | 223.06 | 194.06 | 164.93 | MHz | | | | | True dual-port<br>RAM 8K × 72 bit | 0 | 1 | 0 | 255.95 | 223.06 | 194.06 | 164.93 | MHz | | | | | Single port<br>RAM 16K × 36 bit | 0 | 1 | 0 | 280.66 | 254.32 | 221.28 | 188.00 | MHz | | | | | Simple dual-port<br>RAM 16K × 36 bit | 0 | 1 | 0 | 269.83 | 237.69 | 206.82 | 175.74 | MHz | | | | Table 4-47. DSP BI | Table 4–47. DSP Block Internal Timing Microparameters (Part 2 of 2) | | | | | | | | | | |------------------------------|---------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|--------|------|--| | Chal | - | -5 | | -6 | | -7 | | -8 | | | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>PIPE2OUTREG2ADD</sub> | | 2,002 | | 2,203 | | 2,533 | | 2,980 | ps | | | t <sub>PIPE2OUTREG4ADD</sub> | | 2,899 | | 3,189 | | 3,667 | | 4,314 | ps | | | t <sub>PD9</sub> | | 3,709 | | 4,081 | | 4,692 | | 5,520 | ps | | | t <sub>PD18</sub> | | 4,795 | | 5,275 | | 6,065 | | 7,135 | ps | | | t <sub>PD36</sub> | | 7,495 | | 8,245 | | 9,481 | | 11,154 | ps | | | t <sub>CLR</sub> | 450 | | 500 | | 575 | | 676 | | ps | | | t <sub>CLKHL</sub> | 1,350 | | 1,500 | | 1,724 | | 2,029 | | ps | | | Table 4–48. M512 Block Internal Timing Microparameters | | | | | | | | | | |--------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|---------| | Ourseh e l | - | 5 | - | 6 | - | 7 | - | 8 | II.a.iA | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>M512RC</sub> | | 3,340 | | 3,816 | | 4,387 | | 5,162 | ps | | t <sub>M512WC</sub> | | 3,138 | | 3,590 | | 4,128 | | 4,860 | ps | | t <sub>M512WERESU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | t <sub>M512WEREH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | t <sub>M512CLKENSU</sub> | 215 | | 215 | | 247 | | 290 | | ps | | t <sub>M512CLKENH</sub> | -70 | | -70 | | -81 | | -95 | | ps | | t <sub>M512DATASU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | t <sub>M512DATAH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | t <sub>M512WADDRSU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | t <sub>M512WADDRH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | t <sub>M512RADDRSU</sub> | 110 | | 123 | | 141 | | 166 | | ps | | t <sub>M512RADDRH</sub> | 34 | | 38 | | 43 | | 51 | | ps | | t <sub>M512DATACO1</sub> | | 424 | | 472 | | 541 | | 637 | ps | | t <sub>M512DATACO2</sub> | | 3,366 | | 3,846 | | 4,421 | | 5,203 | ps | | t <sub>M512CLKHL</sub> | 1,000 | | 1,111 | | 1,190 | | 1,400 | | ps | | t <sub>M512CLR</sub> | 170 | | 189 | | 217 | | 255 | | ps | | Table 4–50. M-RAM Block Internal Timing Microparameters (Part 2 of 2) | | | | | | | | | | |-----------------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Cumbal | - | 5 | -6 | | - | 7 | -8 | | Unit | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | UIIII | | t <sub>MRAMBESU</sub> | 25 | | 25 | | 28 | | 33 | | ps | | t <sub>MRAMBEH</sub> | 18 | | 20 | | 23 | | 27 | | ps | | t <sub>MRAMDATAASU</sub> | 25 | | 25 | | 28 | | 33 | | ps | | t <sub>MRAMDATAAH</sub> | 18 | | 20 | | 23 | | 27 | | ps | | t <sub>MRAMADDRASU</sub> | 25 | | 25 | | 28 | | 33 | | ps | | t <sub>MRAMADDRAH</sub> | 18 | | 20 | | 23 | | 27 | | ps | | t <sub>MRAMDATABSU</sub> | 25 | | 25 | | 28 | | 33 | | ps | | t <sub>MRAMDATABH</sub> | 18 | | 20 | | 23 | | 27 | | ps | | t <sub>MRAMADDRBSU</sub> | 25 | | 25 | | 28 | | 33 | | ps | | t <sub>MRAMADDRBH</sub> | 18 | | 20 | | 23 | | 27 | | ps | | t <sub>MRAMDATACO1</sub> | | 1,038 | | 1,053 | | 1,210 | | 1,424 | ps | | t <sub>MRAMDATACO2</sub> | | 4,362 | | 4,939 | | 5,678 | | 6,681 | ps | | t <sub>MRAMCLKHL</sub> | 1,000 | | 1,111 | | 1,190 | | 1,400 | | ps | | t <sub>MRAMCLR</sub> | 135 | | 150 | | 172 | | 202 | | ps | | Table 4–51. Routing Delay Internal Timing Parameters | | | | | | | | | | |------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|----| | O | | -5 | | -6 | | -7 | | -8 | | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>R4</sub> | | 268 | | 295 | | 339 | | 390 | ps | | t <sub>R8</sub> | | 371 | | 349 | | 401 | | 461 | ps | | t <sub>R24</sub> | | 465 | | 512 | | 588 | | 676 | ps | | t <sub>C4</sub> | | 440 | | 484 | | 557 | | 641 | ps | | t <sub>C8</sub> | | 577 | | 634 | | 730 | | 840 | ps | | t <sub>C16</sub> | | 445 | | 489 | | 563 | | 647 | ps | | t <sub>LOCAL</sub> | | 313 | | 345 | | 396 | | 455 | ps | Routing delays vary depending on the load on that specific routing line. The Quartus II software reports the routing delay information when running the timing analysis for a design. | Table 4–71. EP1S25 External I/O Timing on Row Pins Using Regional Clock Networks | | | | | | | | | | |----------------------------------------------------------------------------------|---------|---------|---------|----------------|-------|---------|---------|---------|------| | Davamatav | -5 Spee | d Grade | -6 Spee | -6 Speed Grade | | d Grade | -8 Spee | d Grade | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 1.793 | | 1.927 | | 2.182 | | 2.542 | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | t <sub>OUTCO</sub> | 2.759 | 5.457 | 2.759 | 5.835 | 2.759 | 6.346 | 2.759 | 7.024 | ns | | t <sub>XZ</sub> | 2.786 | 5.511 | 2.786 | 5.891 | 2.786 | 6.414 | 2.786 | 7.106 | ns | | t <sub>ZX</sub> | 2.786 | 5.511 | 2.786 | 5.891 | 2.786 | 6.414 | 2.786 | 7.106 | ns | | t <sub>INSUPLL</sub> | 1.169 | | 1.221 | | 1.373 | | 1.600 | | ns | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | t <sub>OUTCOPLL</sub> | 1.375 | 2.861 | 1.375 | 2.999 | 1.375 | 3.082 | 1.375 | 3.174 | ns | | t <sub>XZPLL</sub> | 1.402 | 2.915 | 1.402 | 3.055 | 1.402 | 3.150 | 1.402 | 3.256 | ns | | t <sub>ZXPLL</sub> | 1.402 | 2.915 | 1.402 | 3.055 | 1.402 | 3.150 | 1.402 | 3.256 | ns | | Table 4-72. I | Table 4–72. EP1S25 External I/O Timing on Row Pins Using Global Clock Networks | | | | | | | | | |-----------------------|--------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|------| | Davamatav | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | Heit | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 1.665 | | 1.779 | | 2.012 | | 2.372 | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | t <sub>OUTCO</sub> | 2.834 | 5.585 | 2.834 | 5.983 | 2.834 | 6.516 | 2.834 | 7.194 | ns | | t <sub>XZ</sub> | 2.861 | 5.639 | 2.861 | 6.039 | 2.861 | 6.584 | 2.861 | 7.276 | ns | | t <sub>ZX</sub> | 2.861 | 5.639 | 2.861 | 6.039 | 2.861 | 6.584 | 2.861 | 7.276 | ns | | t <sub>INSUPLL</sub> | 1.538 | | 1.606 | | 1.816 | | 2.121 | | ns | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | t <sub>OUTCOPLL</sub> | 1.164 | 2.492 | 1.164 | 2.614 | 1.164 | 2.639 | 1.164 | 2.653 | ns | | t <sub>XZPLL</sub> | 1.191 | 2.546 | 1.191 | 2.670 | 1.191 | 2.707 | 1.191 | 2.735 | ns | | t <sub>ZXPLL</sub> | 1.191 | 2.546 | 1.191 | 2.670 | 1.191 | 2.707 | 1.191 | 2.735 | ns | | Table 4-83. I | Table 4–83. EP1S40 External I/O Timing on Row Pins Using Regional Clock Networks | | | | | | | | | | |-----------------------|----------------------------------------------------------------------------------|---------|----------------|-------|---------|----------------|-------|---------|------|--| | Davamatav | -5 Spee | d Grade | -6 Speed Grade | | -7 Spee | -7 Speed Grade | | d Grade | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.349 | | 2.526 | | 2.898 | | 2.952 | | ns | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | t <sub>outco</sub> | 2.725 | 5.381 | 2.725 | 5.784 | 2.725 | 6.290 | 2.725 | 7.426 | ns | | | t <sub>XZ</sub> | 2.752 | 5.435 | 2.752 | 5.840 | 2.752 | 6.358 | 2.936 | 7.508 | ns | | | t <sub>ZX</sub> | 2.752 | 5.435 | 2.752 | 5.840 | 2.752 | 6.358 | 2.936 | 7.508 | ns | | | t <sub>INSUPLL</sub> | 1.328 | | 1.322 | | 1.605 | | 1.883 | | ns | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | | t <sub>OUTCOPLL</sub> | 1.169 | 2.502 | 1.169 | 2.698 | 1.169 | 2.650 | 1.169 | 2.691 | ns | | | t <sub>XZPLL</sub> | 1.196 | 2.556 | 1.196 | 2.754 | 1.196 | 2.718 | 1.196 | 2.773 | ns | | | t <sub>ZXPLL</sub> | 1.196 | 2.556 | 1.196 | 2.754 | 1.196 | 2.718 | 1.196 | 2.773 | ns | | | Table 4–84. l | Table 4–84. EP1S40 External I/O Timing on Row Pins Using Global Clock Networks | | | | | | | | | |----------------------|--------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|--------| | Davamatav | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | d Grade | llmit. | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.020 | | 2.171 | | 2.491 | | 2.898 | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | t <sub>outco</sub> | 2.912 | 5.710 | 2.912 | 6.139 | 2.912 | 6.697 | 2.931 | 7.480 | ns | | t <sub>XZ</sub> | 2.939 | 5.764 | 2.939 | 6.195 | 2.939 | 6.765 | 2.958 | 7.562 | ns | | t <sub>ZX</sub> | 2.939 | 5.764 | 2.939 | 6.195 | 2.939 | 6.765 | 2.958 | 7.562 | ns | | t <sub>INSUPLL</sub> | 1.370 | | 1.368 | | 1.654 | | 1.881 | | ns | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | 0.000 | | ns | | toutcopll | 1.144 | 2.460 | 1.144 | 2.652 | 1.144 | 2.601 | 1.170 | 2.693 | ns | | t <sub>XZPLL</sub> | 1.171 | 2.514 | 1.171 | 2.708 | 1.171 | 2.669 | 1.197 | 2.775 | ns | | t <sub>ZXPLL</sub> | 1.171 | 2.514 | 1.171 | 2.708 | 1.171 | 2.669 | 1.197 | 2.775 | ns | | Table 4–89. EP1S60 External I/O Timing on Row Pins Using Regional Clock Networks Note (1) | | | | | | | | | | |-------------------------------------------------------------------------------------------|---------|---------|---------|---------|---------|---------|---------|-----|------| | Davamatav | -5 Spee | d Grade | -6 Spee | d Grade | -7 Spee | d Grade | -8 Spee | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>INSU</sub> | 2.775 | | 2.990 | | 3.407 | | NA | | ns | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | t <sub>OUTCO</sub> | 2.867 | 5.644 | 2.867 | 6.057 | 2.867 | 6.600 | NA | NA | ns | | t <sub>XZ</sub> | 2.894 | 5.698 | 2.894 | 6.113 | 2.894 | 6.668 | NA | NA | ns | | t <sub>ZX</sub> | 2.894 | 5.698 | 2.894 | 6.113 | 2.894 | 6.668 | NA | NA | ns | | t <sub>INSUPLL</sub> | 1.523 | | 1.577 | | 1.791 | | NA | | ns | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | toutcopll | 1.174 | 2.507 | 1.174 | 2.643 | 1.174 | 2.664 | NA | NA | ns | | t <sub>XZPLL</sub> | 1.201 | 2.561 | 1.201 | 2.699 | 1.201 | 2.732 | NA | NA | ns | | t <sub>ZXPLL</sub> | 1.201 | 2.561 | 1.201 | 2.699 | 1.201 | 2.732 | NA | NA | ns | | Table 4-90. I | Table 4–90. EP1S60 External I/O Timing on Row Pins Using Global Clock Networks Note (1) | | | | | | | | | | |----------------------|-----------------------------------------------------------------------------------------|----------------------------|-------|---------|---------|---------|-----|-----|------|--| | Davamatav | -5 Spee | Speed Grade -6 Speed Grade | | -7 Spee | d Grade | -8 Spee | | | | | | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | | t <sub>INSU</sub> | 2.232 | | 2.393 | | 2.721 | | NA | | ns | | | t <sub>INH</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | t <sub>outco</sub> | 3.182 | 6.187 | 3.182 | 6.654 | 3.182 | 7.286 | NA | NA | ns | | | t <sub>XZ</sub> | 3.209 | 6.241 | 3.209 | 6.710 | 3.209 | 7.354 | NA | NA | ns | | | t <sub>ZX</sub> | 3.209 | 6.241 | 3.209 | 6.710 | 3.209 | 7.354 | NA | NA | ns | | | t <sub>INSUPLL</sub> | 1.651 | | 1.612 | | 1.833 | | NA | | ns | | | t <sub>INHPLL</sub> | 0.000 | | 0.000 | | 0.000 | | NA | | ns | | | toutcopll | 1.154 | 2.469 | 1.154 | 2.608 | 1.154 | 2.622 | NA | NA | ns | | | t <sub>XZPLL</sub> | 1.181 | 2.523 | 1.181 | 2.664 | 1.181 | 2.690 | NA | NA | ns | | | t <sub>ZXPLL</sub> | 1.181 | 2.523 | 1.181 | 2.664 | 1.181 | 2.690 | NA | NA | ns | | *Note to Tables 4–85 to 4–90:* <sup>(1)</sup> Only EP1S25, EP1S30, and EP1S40 devices have the -8 speed grade. Tables 4–109 and 4–110 show the adder delays for the column and row IOE programmable delays. These delays are controlled with the Quartus II software logic options listed in the Parameter column. | Table 4–109. Stratix | | | d Grade | | d Grade | . , | d Grade | -8 Snee | ed Grade | | |-----------------------------------|---------|-----|---------|-----|---------|-----|---------|---------|----------|------| | Parameter | Setting | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | Decrease input delay | Off | | 3,970 | | 4,367 | | 5,022 | | 5,908 | ps | | to internal cells | Small | | 3,390 | | 3,729 | | 4,288 | | 5,045 | ps | | | Medium | | 2,810 | | 3,091 | | 3,554 | | 4,181 | ps | | | Large | | 224 | | 235 | | 270 | | 318 | ps | | | On | | 224 | | 235 | | 270 | | 318 | ps | | Decrease input delay | Off | | 3,900 | | 4,290 | | 4,933 | | 5,804 | ps | | to input register | On | | 0 | | 0 | | 0 | | 0 | ps | | Decrease input delay | Off | | 1,240 | | 1,364 | | 1,568 | | 1,845 | ps | | to output register | On | | 0 | | 0 | | 0 | | 0 | ps | | Increase delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output pin | On | | 397 | | 417 | | 417 | | 417 | ps | | Increase delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output enable pin | On | | 338 | | 372 | | 427 | | 503 | ps | | Increase output clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase input clock | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase output | Off | | 0 | | 0 | | 0 | | 0 | ps | | enable clock enable delay | Small | | 540 | | 594 | | 683 | | 804 | ps | | uciay | Large | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | | On | | 1,016 | | 1,118 | | 1,285 | | 1,512 | ps | | Increase t <sub>ZX</sub> delay to | Off | | 0 | | 0 | | 0 | | 0 | ps | | output pin | On | | 2,199 | | 2,309 | | 2,309 | | 2,309 | ps | # High-Speed I/O Specification ${\it Table 4-124 provides high-speed timing specifications definitions.}$ | Table 4–124. High-Speed Timing Specifications & Terminology | | | | | | | | |-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | High-Speed Timing Specification | Terminology | | | | | | | | tc | High-speed receiver/transmitter input and output clock period. | | | | | | | | f <sub>HSCLK</sub> | High-speed receiver/transmitter input and output clock frequency. | | | | | | | | t <sub>RISE</sub> | Low-to-high transmission time. | | | | | | | | t <sub>FALL</sub> | High-to-low transmission time. | | | | | | | | Timing unit interval (TUI) | The timing budget allowed for skew, propagation delays, and data sampling window. (TUI = $1/(Receiver\ Input\ Clock\ Frequency \times Multiplication\ Factor) = t_C/w)$ . | | | | | | | | f <sub>HSDR</sub> | Maximum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI). | | | | | | | | Channel-to-channel skew (TCCS) | The timing difference between the fastest and slowest output edges, including $t_{\text{CO}}$ variation and clock skew. The clock is included in the TCCS measurement. | | | | | | | | Sampling window (SW) | The period of time during which the data must be valid to be captured correctly. The setup and hold times determine the ideal strobe position within the sampling window. $SW = t_{SW} \ (max) - t_{SW} \ (min).$ | | | | | | | | Input jitter (peak-to-peak) | Peak-to-peak input jitter on high-speed PLLs. | | | | | | | | Output jitter (peak-to-peak) | Peak-to-peak output jitter on high-speed PLLs. | | | | | | | | t <sub>DUTY</sub> | Duty cycle on high-speed transmitter output clock. | | | | | | | | t <sub>LOCK</sub> | Lock time for high-speed transmitter and receiver PLLs. | | | | | | | | J | Deserialization factor (width of internal data bus). | | | | | | | | W | PLL multiplication factor. | | | | | | |