## Intel - EP1S40F780C6 Datasheet





Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Obsolete                                                |
|--------------------------------|---------------------------------------------------------|
| Number of LABs/CLBs            | 4125                                                    |
| Number of Logic Elements/Cells | 41250                                                   |
| Total RAM Bits                 | 3423744                                                 |
| Number of I/O                  | 615                                                     |
| Number of Gates                | -                                                       |
| Voltage - Supply               | 1.425V ~ 1.575V                                         |
| Mounting Type                  | Surface Mount                                           |
| Operating Temperature          | 0°C ~ 85°C (TJ)                                         |
| Package / Case                 | 780-BBGA, FCBGA                                         |
| Supplier Device Package        | 780-FBGA (29x29)                                        |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/ep1s40f780c6 |
|                                |                                                         |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

With the LAB-wide addnsub control signal, a single LE can implement a one-bit adder and subtractor. This saves LE resources and improves performance for logic functions such as DSP correlators and signed multipliers that alternate between addition and subtraction depending on data.

The LAB row clocks [7..0] and LAB local interconnect generate the LABwide control signals. The MultiTrack<sup>™</sup> interconnect's inherent low skew allows clock and control signal distribution in addition to data. Figure 2–4 shows the LAB control signal generation circuit.



Figure 2–4. LAB-Wide Control Signals

# **Logic Elements**

The smallest unit of logic in the Stratix architecture, the LE, is compact and provides advanced features with efficient logic utilization. Each LE contains a four-input LUT, which is a function generator that can implement any function of four variables. In addition, each LE contains a programmable register and carry chain with carry select capability. A single LE also supports dynamic single bit addition or subtraction mode selectable by an LAB-wide control signal. Each LE drives all types of interconnects: local, row, column, LUT chain, register chain, and direct link interconnects. See Figure 2–5. functions. Another special packing mode allows the register output to feed back into the LUT of the same LE so that the register is packed with its own fan-out LUT. This provides another mechanism for improved fitting. The LE can also drive out registered and unregistered versions of the LUT output.

# LUT Chain & Register Chain

In addition to the three general routing outputs, the LEs within an LAB have LUT chain and register chain outputs. LUT chain connections allow LUTs within the same LAB to cascade together for wide input functions. Register chain outputs allow registers within the same LAB to cascade together. The register chain output allows an LAB to use LUTs for a single combinatorial function and the registers to be used for an unrelated shift register implementation. These resources speed up connections between LABs while saving local interconnect resources. See "MultiTrack Interconnect" on page 2–14 for more information on LUT chain and register chain connections.

## addnsub Signal

The LE's dynamic adder/subtractor feature saves logic resources by using one set of LEs to implement both an adder and a subtractor. This feature is controlled by the LAB-wide control signal addnsub. The addnsub signal sets the LAB to perform either A + B or A – B. The LUT computes addition, and subtraction is computed by adding the two's complement of the intended subtractor. The LAB-wide signal converts to two's complement by inverting the B bits within the LAB and setting carry-in = 1 to add one to the least significant bit (LSB). The LSB of an adder/subtractor must be placed in the first LE of the LAB, where the LAB-wide addnsub signal automatically sets the carry-in to 1. The Quartus II Compiler automatically places and uses the adder/subtractor feature when using adder/subtractor parameterized functions.

## **LE Operating Modes**

The Stratix LE can operate in one of the following modes:

- Normal mode
  - Dynamic arithmetic mode

Each mode uses LE resources differently. In each mode, eight available inputs to the LE—the four data inputs from the LAB local interconnect; carry-in0 and carry-in1 from the previous LE; the LAB carry-in from the previous carry-chain LAB; and the register chain connection—are directed to different destinations to implement the desired logic function. LAB-wide signals provide clock, asynchronous clear,

## Dynamic Arithmetic Mode

The dynamic arithmetic mode is ideal for implementing adders, counters, accumulators, wide parity functions, and comparators. An LE in dynamic arithmetic mode uses four 2-input LUTs configurable as a dynamic adder/subtractor. The first two 2-input LUTs compute two summations based on a possible carry-in of 1 or 0; the other two LUTs generate carry outputs for the two chains of the carry select circuitry. As shown in Figure 2–7, the LAB carry-in signal selects either the carry-in0 or carry-in1 chain. The selected chain's logic level in turn determines which parallel sum is generated as a combinatorial or registered output. For example, when implementing an adder, the sum output is the selection of two possible calculated sums: data1 + data2 + carry-in0 or data1 + data2 + carry-in1. The other two LUTs use the data1 and data2 signals to generate two possible carry-out signals—one for a carry of 1 and the other for a carry of 0. The carry-in0 signal acts as the carry select for the carry-out0 output and carry-in1 acts as the carry select for the carry-out1 output. LEs in arithmetic mode can drive out registered and unregistered versions of the LUT output.

The dynamic arithmetic mode also offers clock enable, counter enable, synchronous up/down control, synchronous clear, synchronous load, and dynamic adder/subtractor options. The LAB local interconnect data inputs generate the counter enable and synchronous up/down control signals. The synchronous clear and synchronous load options are LAB-wide signals that affect all registers in the LAB. The Quartus II software automatically places any registers that are not used by the counter into other LABs. The addnsub LAB-wide signal controls whether the LE acts as an adder or subtractor.

Figure 2–8 shows the carry-select circuitry in an LAB for a 10-bit full adder. One portion of the LUT generates the sum of two bits using the input signals and the appropriate carry-in bit; the sum is routed to the output of the LE. The register can be bypassed for simple adders or used for accumulator functions. Another portion of the LUT generates carry-out bits. An LAB-wide carry in bit selects which chain is used for the addition of given inputs. The carry-in signal for each chain, carry-in0 or carry-in1, selects the carry-out to carry forward to the carry-in signal of the next-higher-order bit. The final carry-out signal is routed to an LE, where it is fed to local, row, or column interconnects.

The Quartus II Compiler automatically creates carry chain logic during design processing, or you can create it manually during design entry. Parameterized functions such as LPM functions automatically take advantage of carry chains for the appropriate functions.

The Quartus II Compiler creates carry chains longer than 10 LEs by linking LABs together automatically. For enhanced fitting, a long carry chain runs vertically allowing fast horizontal connections to TriMatrix<sup>™</sup> memory and DSP blocks. A carry chain can continue as far as a full column.

M512 RAM blocks can have different clocks on its inputs and outputs. The wren, datain, and write address registers are all clocked together from one of the two clocks feeding the block. The read address, rden, and output registers can be clocked by either of the two clocks driving the block. This allows the RAM block to operate in read/write or input/output clock modes. Only the output register can be bypassed. The eight labclk signals or local interconnect can drive the inclock, outclock, wren, rden, inclr, and outclr signals. Because of the advanced interconnect between the LAB and M512 RAM blocks, LEs can also control the wren and rden signals and the RAM clock, clock enable, and asynchronous clear signals. Figure 2–15 shows the M512 RAM block control signal generation logic.

The RAM blocks within Stratix devices have local interconnects to allow LEs and interconnects to drive into RAM blocks. The M512 RAM block local interconnect is driven by the R4, R8, C4, C8, and direct link interconnects from adjacent LABs. The M512 RAM blocks can communicate with LABs on either the left or right side through these row interconnects or with LAB columns on the left or right side with the column interconnects. Up to 10 direct link input connections to the M512 RAM block are possible from the left adjacent LABs and another 10 possible from the right adjacent LAB. M512 RAM outputs can also connect to left and right LABs through 10 direct link interconnects. The M512 RAM block has equal opportunity for access and performance to and from LABs on either its left or right side. Figure 2–16 shows the M512 RAM block to logic array interface.

The memory address depths and output widths can be configured as  $4,096 \times 1, 2,048 \times 2, 1,024 \times 4, 512 \times 8$  (or  $512 \times 9$  bits),  $256 \times 16$  (or  $256 \times 18$  bits), and  $128 \times 32$  (or  $128 \times 36$  bits). The  $128 \times 32$ - or 36-bit configuration is not available in the true dual-port mode. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–5 and 2–6 summarize the possible M4K RAM block configurations.

| Table 2–5. M4K RAM Block Configurations (Simple Dual-Port) |                    |               |               |                                  |                 |              |                                  |                 |              |  |
|------------------------------------------------------------|--------------------|---------------|---------------|----------------------------------|-----------------|--------------|----------------------------------|-----------------|--------------|--|
| Road Port                                                  | Write Port         |               |               |                                  |                 |              |                                  |                 |              |  |
| neau ruil                                                  | $4\text{K}\times1$ | $2K \times 2$ | $1K \times 4$ | $\textbf{512} \times \textbf{8}$ | <b>256</b> × 16 | 128 × 32     | $\textbf{512} \times \textbf{9}$ | <b>256</b> × 18 | 128 × 36     |  |
| 4K × 1                                                     | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | $\checkmark$    | $\checkmark$ |                                  |                 |              |  |
| 2K × 2                                                     | $\checkmark$       | $\checkmark$  | ~             | ~                                | ~               | $\checkmark$ |                                  |                 |              |  |
| 1K × 4                                                     | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | $\checkmark$    | $\checkmark$ |                                  |                 |              |  |
| 512 × 8                                                    | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | ~               | $\checkmark$ |                                  |                 |              |  |
| 256 × 16                                                   | $\checkmark$       | $\checkmark$  | ~             | ~                                | ~               | ~            |                                  |                 |              |  |
| 128 × 32                                                   | $\checkmark$       | $\checkmark$  | $\checkmark$  | ~                                | ~               | $\checkmark$ |                                  |                 |              |  |
| 512 × 9                                                    |                    |               |               |                                  |                 |              | ~                                | ~               | ~            |  |
| 256 × 18                                                   |                    |               |               |                                  |                 |              | $\checkmark$                     | $\checkmark$    | $\checkmark$ |  |
| 128 × 36                                                   |                    |               |               |                                  |                 |              | $\checkmark$                     | $\checkmark$    | $\checkmark$ |  |

| Table 2–6. M4K RAM Block Configurations (True Dual-Port) |                        |              |               |              |              |              |          |  |  |
|----------------------------------------------------------|------------------------|--------------|---------------|--------------|--------------|--------------|----------|--|--|
| Port A                                                   |                        | Port B       |               |              |              |              |          |  |  |
| FUILA                                                    | $4\mathbf{K} \times 1$ | 2K × 2       | $1K \times 4$ | 512 × 8      | 256 × 16     | 512 × 9      | 256 × 18 |  |  |
| 4K × 1                                                   | $\checkmark$           | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |              |          |  |  |
| 2K × 2                                                   | $\checkmark$           | ~            | $\checkmark$  | $\checkmark$ | ~            |              |          |  |  |
| 1K × 4                                                   | $\checkmark$           | $\checkmark$ | $\checkmark$  | $\checkmark$ | $\checkmark$ |              |          |  |  |
| 512 × 8                                                  | $\checkmark$           | ~            | ~             | $\checkmark$ | ~            |              |          |  |  |
| 256 × 16                                                 | $\checkmark$           | ~            | $\checkmark$  | $\checkmark$ | ~            |              |          |  |  |
| 512 × 9                                                  |                        |              |               |              |              | $\checkmark$ | ~        |  |  |
| 256 × 18                                                 |                        |              |               |              |              | $\checkmark$ | ~        |  |  |

When the M4K RAM block is configured as a shift register block, you can create a shift register up to 4,608 bits ( $w \times m \times n$ ).

### M-RAM Block

The largest TriMatrix memory block, the M-RAM block, is useful for applications where a large volume of data must be stored on-chip. Each block contains 589,824 RAM bits (including parity bits). The M-RAM block can be configured in the following modes:

- True dual-port RAM
- Simple dual-port RAM
- Single-port RAM
- FIFO RAM

You cannot use an initialization file to initialize the contents of a M-RAM block. All M-RAM block contents power up to an undefined value. Only synchronous operation is supported in the M-RAM block, so all inputs are registered. Output registers can be bypassed. The memory address and output width can be configured as  $64K \times 8$  (or  $64K \times 9$  bits),  $32K \times 16$  (or  $32K \times 18$  bits),  $16K \times 32$  (or  $16K \times 36$  bits),  $8K \times 64$  (or  $8K \times 72$  bits), and  $4K \times 128$  (or  $4K \times 144$  bits). The  $4K \times 128$  configuration is unavailable in true dual-port mode because there are a total of 144 data output drivers in the block. Mixed-width configurations are also possible, allowing different read and write widths. Tables 2–8 and 2–9 summarize the possible M-RAM block configurations:

| Table 2–8. M-RAM Block Configurations (Simple Dual-Port) |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |              |              |  |  |  |  |
|----------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|--|--|--|--|
| Read Port                                                | Write Port   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |              |              |  |  |  |  |
|                                                          | 64K × 9      | 32K × 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16K × 36     | 8K × 72      | 4K × 144     |  |  |  |  |
| 64K × 9                                                  | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | $\checkmark$ |              |  |  |  |  |
| 32K × 18                                                 | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | ~            |              |  |  |  |  |
| 16K × 36                                                 | $\checkmark$ | $\checkmark$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $\checkmark$ | ~            |              |  |  |  |  |
| 8K × 72                                                  | $\checkmark$ | <ul> <li>Image: A set of the set of the</li></ul> | $\checkmark$ | ~            |              |  |  |  |  |
| 4K × 144                                                 |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |              |              | $\checkmark$ |  |  |  |  |





#### Adder/Subtractor/Accumulator

The adder/subtractor/accumulator is the first level of the adder/output block and can be used as an accumulator or as an adder/subtractor.

#### Adder/Subtractor

Each adder/subtractor/accumulator block can perform addition or subtraction using the addnsub independent control signal for each firstlevel adder in 18 × 18-bit mode. There are two addnsub [1..0] signals available in a DSP block for any configuration. For 9 × 9-bit mode, one addnsub [1..0] signal controls the top two one-level adders and another addnsub [1..0] signal controls the bottom two one-level adders. A high addnsub signal indicates addition, and a low signal indicates subtraction. The addnsub control signal can be unregistered or registered once or twice when feeding the adder blocks to match data path pipelines.

The signa and signb signals serve the same function as the multiplier block signa and signb signals. The only difference is that these signals can be registered up to two times. These signals are tied to the same signa and signb signals from the multiplier and must be connected to the same clocks and control signals.

#### Accumulator

When configured for accumulation, the adder/output block output feeds back to the accumulator as shown in Figure 2–34. The accum\_sload[1..0] signal synchronously loads the multiplier result to the accumulator output. This signal can be unregistered or registered once or twice. Additionally, the overflow signal indicates the accumulator has overflowed or underflowed in accumulation mode. This signal is always registered and must be externally latched in LEs if the design requires a latched overflow signal.

#### Summation

The output of the adder/subtractor/accumulator block feeds to an optional summation block. This block sums the outputs of the DSP block multipliers. In 9 × 9-bit mode, there are two summation blocks providing the sums of two sets of four 9 × 9-bit multipliers. In 18 × 18-bit mode, there is one summation providing the sum of one set of four 18 × 18-bit multipliers.



Figure 2–41. DSP Block Interface to Interconnect

A bus of 18 control signals feeds the entire DSP block. These signals include clock [0..3] clocks, aclr[0..3] asynchronous clears, ena [1..4] clock enables, signa, signb signed/unsigned control signals, addnsub1 and addnsub3 addition and subtraction control signals, and accum\_sload[0..1] accumulator synchronous loads. The

Figure 2–59. Stratix IOE Structure



The IOEs are located in I/O blocks around the periphery of the Stratix device. There are up to four IOEs per row I/O block and six IOEs per column I/O block. The row I/O blocks drive row, column, or direct link interconnects. The column I/O blocks drive column interconnects. Figure 2–60 shows how a row I/O block connects to the logic array. Figure 2–61 shows how a column I/O block connects to the logic array.

The only way you can use the rx\_data\_align is if one of the following is true:

- The receiver PLL is only clocking receive channels (no resources for the transmitter)
- If all channels can fit in one I/O bank

| Table 2–38. EP1S30 Differential Channels Note (1) |                 |                     |                    |                  |           |           |           |                           |      |      |        |
|---------------------------------------------------|-----------------|---------------------|--------------------|------------------|-----------|-----------|-----------|---------------------------|------|------|--------|
| Destaurs                                          | Transmitter     | Total               | Maximum            | Center Fast PLLs |           |           |           | Corner Fast PLLs (2), (3) |      |      |        |
| Раскаде                                           | /Receiver       | Channels            | Speea<br>(Mbps)    | PLL1             | PLL2      | PLL3      | PLL4      | PLL7                      | PLL8 | PLL9 | PLL10  |
| 780-pin                                           | Transmitter (4) | 70                  | 840                | 18               | 17        | 17        | 18        | (6)                       | (6)  | (6)  | (6)    |
| FineLine                                          |                 |                     | 840 (5)            | 35               | 35        | 35        | 35        | (6)                       | (6)  | (6)  | (6)    |
| -                                                 | Receiver        | 66                  | 840                | 17               | 16        | 16        | 17        | (6)                       | (6)  | (6)  | (6)    |
|                                                   |                 |                     | 840 <i>(5)</i>     | 33               | 33        | 33        | 33        | (6)                       | (6)  | (6)  | (6)    |
| 956-pin                                           | Transmitter (4) | ransmitter 80<br>4) | 840                | 19               | 20        | 20        | 19        | 20                        | 20   | 20   | 20     |
| BGA                                               |                 |                     | 840 (5)            | 39               | 39        | 39        | 39        | 20                        | 20   | 20   | 20     |
|                                                   | Receiver        | 80                  | 840                | 20               | 20        | 20        | 20        | 19                        | 20   | 20   | 19     |
|                                                   |                 |                     | 840 (5)            | 40               | 40        | 40        | 40        | 19                        | 20   | 20   | 19     |
| 1,020-pin<br>FineLine                             | Transmitter (4) | 80 (2) (7)          | 840                | 19<br>(1)        | 20        | 20        | 19<br>(1) | 20                        | 20   | 20   | 20     |
| BGA                                               |                 |                     | 840 <i>(5),(8)</i> | 39<br>(1)        | 39<br>(1) | 39<br>(1) | 39<br>(1) | 20                        | 20   | 20   | 20     |
|                                                   | Receiver        | eceiver 80 (2) (7)  | 840                | 20               | 20        | 20        | 20        | 19 (1)                    | 20   | 20   | 19 (1) |
|                                                   |                 |                     | 840 <i>(5),(8)</i> | 40               | 40        | 40        | 40        | 19 (1)                    | 20   | 20   | 19 (1) |

Г

| Table 2–39. EP1S40 Differential Channels (Part 1 of 2) Note (1) |                          |                   |                 |                  |      |      |      |                           |      |      |       |
|-----------------------------------------------------------------|--------------------------|-------------------|-----------------|------------------|------|------|------|---------------------------|------|------|-------|
|                                                                 | Transmitter/<br>Receiver | Total<br>Channels | Maximum         | Center Fast PLLs |      |      |      | Corner Fast PLLs (2), (3) |      |      |       |
| Package                                                         |                          |                   | Speed<br>(Mbps) | PLL1             | PLL2 | PLL3 | PLL4 | PLL7                      | PLL8 | PLL9 | PLL10 |
| 780-pin<br>FineLine<br>BGA                                      | Transmitter              | nsmitter 68       | 840             | 18               | 16   | 16   | 18   | (6)                       | (6)  | (6)  | (6)   |
|                                                                 | (4)                      |                   | 840 (5)         | 34               | 34   | 34   | 34   | (6)                       | (6)  | (6)  | (6)   |
|                                                                 | Receiver                 | 66                | 840             | 17               | 16   | 16   | 17   | (6)                       | (6)  | (6)  | (6)   |
|                                                                 |                          |                   | 840 (5)         | 33               | 33   | 33   | 33   | (6)                       | (6)  | (6)  | (6)   |



# 4. DC & Switching Characteristics

#### S51004-3.4

# Operating Conditions

Stratix<sup>®</sup> devices are offered in both commercial and industrial grades. Industrial devices are offered in -6 and -7 speed grades and commercial devices are offered in -5 (fastest), -6, -7, and -8 speed grades. This section specifies the operation conditions for operating junction temperature,  $V_{CCINT}$  and  $V_{CCIO}$  voltage levels, and input voltage requirements. The voltage specifications in this section are specified at the pins of the device (and not the power supply). If the device operates outside these ranges, then all DC and AC specifications are not guaranteed. Furthermore, the reliability of the device may be affected. The timing parameters in this chapter apply to both commercial and industrial temperature ranges unless otherwise stated.

Tables 4–1 through 4–8 provide information on absolute maximum ratings.

| Table 4–1          | Table 4–1. Stratix Device Absolute Maximum Ratings Notes (1), (2) |                         |         |         |      |  |  |  |  |  |
|--------------------|-------------------------------------------------------------------|-------------------------|---------|---------|------|--|--|--|--|--|
| Symbol             | Parameter                                                         | Conditions              | Minimum | Maximum | Unit |  |  |  |  |  |
| V <sub>CCINT</sub> | Supply voltage                                                    | With respect to ground  | -0.5    | 2.4     | V    |  |  |  |  |  |
| V <sub>CCIO</sub>  |                                                                   |                         | -0.5    | 4.6     | V    |  |  |  |  |  |
| VI                 | DC input voltage (3)                                              |                         | -0.5    | 4.6     | V    |  |  |  |  |  |
| I <sub>OUT</sub>   | DC output current, per pin                                        |                         | -25     | 40      | mA   |  |  |  |  |  |
| T <sub>STG</sub>   | Storage temperature                                               | No bias                 | -65     | 150     | °C   |  |  |  |  |  |
| TJ                 | Junction temperature                                              | BGA packages under bias |         | 135     | °C   |  |  |  |  |  |

| Table 4–2. Stratix Device Recommended Operating Conditions (Part 1 of 2) |                                                     |     |       |       |   |  |  |  |  |
|--------------------------------------------------------------------------|-----------------------------------------------------|-----|-------|-------|---|--|--|--|--|
| Symbol                                                                   | Parameter Conditions Minimum Maximum                |     |       |       |   |  |  |  |  |
| V <sub>CCINT</sub>                                                       | Supply voltage for internal logic and input buffers | (4) | 1.425 | 1.575 | V |  |  |  |  |

Table 4–52 shows the external I/O timing parameters when using fast regional clock networks.

# Table 4–52. Stratix Fast Regional Clock External I/O Timing Parameters Notes (1), (2)

| Symbol             | Parameter                                                                                                            |
|--------------------|----------------------------------------------------------------------------------------------------------------------|
| t <sub>INSU</sub>  | Setup time for input or bidirectional pin using IOE input register with fast regional clock fed by FCLK pin          |
| t <sub>INH</sub>   | Hold time for input or bidirectional pin using IOE input register with fast regional clock fed by FCLK pin           |
| t <sub>outco</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with fast regional clock fed by FCLK pin |
| t <sub>XZ</sub>    | Synchronous IOE output enable register to output pin disable delay using fast regional clock fed by FCLK pin         |
| t <sub>ZX</sub>    | Synchronous IOE output enable register to output pin enable delay using fast regional clock fed by FCLK pin          |

Notes to Table 4–52:

- (1) These timing parameters are sample-tested only.
- (2) These timing parameters are for column and row IOE pins. You should use the Quartus II software to verify the external timing for any pin.

Table 4–53 shows the external I/O timing parameters when using regional clock networks.

| Table 4–53.   | Stratix Regional | Clock External I/O | <b>Timing Parameters</b> | (Part 1 |
|---------------|------------------|--------------------|--------------------------|---------|
| of 2) Notes ( | (1), (2)         |                    |                          |         |

| Symbol                | Parameter                                                                                                                               |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>INSU</sub>     | Setup time for input or bidirectional pin using IOE input register with regional clock fed by CLK pin                                   |
| t <sub>INH</sub>      | Hold time for input or bidirectional pin using IOE input register with regional clock fed by CLK pin                                    |
| t <sub>outco</sub>    | Clock-to-output delay output or bidirectional pin using IOE output register with regional clock fed by CLK pin                          |
| t <sub>INSUPLL</sub>  | Setup time for input or bidirectional pin using IOE input register with regional clock fed by Enhanced PLL with default phase setting   |
| t <sub>INHPLL</sub>   | Hold time for input or bidirectional pin using IOE input register with regional clock fed by Enhanced PLL with default phase setting    |
| t <sub>OUTCOPLL</sub> | Clock-to-output delay output or bidirectional pin using IOE output register with regional clock Enhanced PLL with default phase setting |

| Table 4–77. EP1S30 External I/O Timing on Row Pins Using Regional Clock Networks |                |       |         |                |       |                |       |                |      |  |
|----------------------------------------------------------------------------------|----------------|-------|---------|----------------|-------|----------------|-------|----------------|------|--|
| Parameter                                                                        | -5 Speed Grade |       | -6 Spee | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |      |  |
|                                                                                  | Min            | Max   | Min     | Max            | Min   | Max            | Min   | Max            | Unit |  |
| t <sub>INSU</sub>                                                                | 2.322          |       | 2.467   |                | 2.828 |                | 3.342 |                | ns   |  |
| t <sub>INH</sub>                                                                 | 0.000          |       | 0.000   |                | 0.000 |                | 0.000 |                | ns   |  |
| t <sub>OUTCO</sub>                                                               | 2.731          | 5.408 | 2.731   | 5.843          | 2.731 | 6.360          | 2.731 | 7.036          | ns   |  |
| t <sub>xz</sub>                                                                  | 2.758          | 5.462 | 2.758   | 5.899          | 2.758 | 6.428          | 2.758 | 7.118          | ns   |  |
| t <sub>ZX</sub>                                                                  | 2.758          | 5.462 | 2.758   | 5.899          | 2.758 | 6.428          | 2.758 | 7.118          | ns   |  |
| t <sub>INSUPLL</sub>                                                             | 1.291          |       | 1.283   |                | 1.469 |                | 1.832 |                | ns   |  |
| t <sub>INHPLL</sub>                                                              | 0.000          |       | 0.000   |                | 0.000 |                | 0.000 |                | ns   |  |
| t <sub>OUTCOPLL</sub>                                                            | 1.192          | 2.539 | 1.192   | 2.737          | 1.192 | 2.786          | 1.192 | 2.742          | ns   |  |
| t <sub>XZPLL</sub>                                                               | 1.219          | 2.539 | 1.219   | 2.793          | 1.219 | 2.854          | 1.219 | 2.824          | ns   |  |
| t <sub>ZXPLL</sub>                                                               | 1.219          | 2.539 | 1.219   | 2.793          | 1.219 | 2.854          | 1.219 | 2.824          | ns   |  |

| Table 4–78. EP1S30 External I/O Timing on Row Pins Using Global Clock Networks |                |       |                |       |                |       |                |       |      |
|--------------------------------------------------------------------------------|----------------|-------|----------------|-------|----------------|-------|----------------|-------|------|
| Parameter                                                                      | -5 Speed Grade |       | -6 Speed Grade |       | -7 Speed Grade |       | -8 Speed Grade |       | Unit |
|                                                                                | Min            | Max   | Min            | Max   | Min            | Max   | Min            | Max   | Unit |
| t <sub>INSU</sub>                                                              | 1.995          |       | 2.089          |       | 2.398          |       | 2.830          |       | ns   |
| t <sub>INH</sub>                                                               | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCO</sub>                                                             | 2.917          | 5.735 | 2.917          | 6.221 | 2.917          | 6.790 | 2.917          | 7.548 | ns   |
| t <sub>xz</sub>                                                                | 2.944          | 5.789 | 2.944          | 6.277 | 2.944          | 6.858 | 2.944          | 7.630 | ns   |
| t <sub>ZX</sub>                                                                | 2.944          | 5.789 | 2.944          | 6.277 | 2.944          | 6.858 | 2.944          | 7.630 | ns   |
| t <sub>INSUPLL</sub>                                                           | 1.337          |       | 1.312          |       | 1.508          |       | 1.902          |       | ns   |
| t <sub>INHPLL</sub>                                                            | 0.000          |       | 0.000          |       | 0.000          |       | 0.000          |       | ns   |
| t <sub>OUTCOPLL</sub>                                                          | 1.164          | 2.493 | 1.164          | 2.708 | 1.164          | 2.747 | 1.164          | 2.672 | ns   |
| t <sub>XZPLL</sub>                                                             | 1.191          | 2.547 | 1.191          | 2.764 | 1.191          | 2.815 | 1.191          | 2.754 | ns   |
| t <sub>ZXPLL</sub>                                                             | 1.191          | 2.547 | 1.191          | 2.764 | 1.191          | 2.815 | 1.191          | 2.754 | ns   |

Г

| Table 4–108. Stratix I/O Standard Output Delay Adders for Slow Slew Rate on Row Pins |       |                |       |                |        |                |        |                |        |      |
|--------------------------------------------------------------------------------------|-------|----------------|-------|----------------|--------|----------------|--------|----------------|--------|------|
| I/O Standard                                                                         |       | -5 Speed Grade |       | -6 Speed Grade |        | -7 Speed Grade |        | -8 Speed Grade |        |      |
|                                                                                      |       | Min            | Max   | Min            | Max    | Min            | Max    | Min            | Max    | Unit |
| LVCMOS                                                                               | 2 mA  |                | 1,571 |                | 1,650  |                | 1,650  |                | 1,650  | ps   |
|                                                                                      | 4 mA  |                | 594   |                | 624    |                | 624    |                | 624    | ps   |
|                                                                                      | 8 mA  |                | 208   |                | 218    |                | 218    |                | 218    | ps   |
|                                                                                      | 12 mA |                | 0     |                | 0      |                | 0      |                | 0      | ps   |
| 3.3-V LVTTL                                                                          | 4 mA  |                | 1,571 |                | 1,650  |                | 1,650  |                | 1,650  | ps   |
|                                                                                      | 8 mA  |                | 1,393 |                | 1,463  |                | 1,463  |                | 1,463  | ps   |
|                                                                                      | 12 mA |                | 596   |                | 626    |                | 626    |                | 626    | ps   |
|                                                                                      | 16 mA |                | 562   |                | 590    |                | 590    |                | 590    | ps   |
| 2.5-V LVTTL                                                                          | 2 mA  |                | 2,562 |                | 2,690  |                | 2,690  |                | 2,690  | ps   |
|                                                                                      | 8 mA  |                | 1,343 |                | 1,410  |                | 1,410  |                | 1,410  | ps   |
|                                                                                      | 12 mA |                | 864   |                | 907    |                | 907    |                | 907    | ps   |
|                                                                                      | 16 mA |                | 945   |                | 992    |                | 992    |                | 992    | ps   |
| 1.8-V LVTTL                                                                          | 2 mA  |                | 6,306 |                | 6,621  |                | 6,621  |                | 6,621  | ps   |
|                                                                                      | 8 mA  |                | 3,369 |                | 3,538  |                | 3,538  |                | 3,538  | ps   |
|                                                                                      | 12 mA |                | 2,932 |                | 3,079  |                | 3,079  |                | 3,079  | ps   |
| 1.5-V LVTTL                                                                          | 2 mA  |                | 9,759 |                | 10,247 |                | 10,247 |                | 10,247 | ps   |
|                                                                                      | 4 mA  |                | 6,830 |                | 7,172  |                | 7,172  |                | 7,172  | ps   |
|                                                                                      | 8 mA  |                | 5,699 |                | 5,984  |                | 5,984  |                | 5,984  | ps   |
| GTL+                                                                                 |       |                | -333  |                | -350   |                | -350   |                | -350   | ps   |
| CTT                                                                                  |       |                | 591   |                | 621    |                | 621    |                | 621    | ps   |
| SSTL-3 Class I                                                                       |       |                | 267   |                | 280    |                | 280    |                | 280    | ps   |
| SSTL-3 Class II                                                                      |       |                | -346  |                | -363   |                | -363   |                | -363   | ps   |
| SSTL-2 Class I                                                                       |       |                | 481   |                | 505    |                | 505    |                | 505    | ps   |
| SSTL-2 Class II                                                                      |       |                | -58   |                | -61    |                | -61    |                | -61    | ps   |
| SSTL-18 Class I                                                                      |       |                | 2,207 |                | 2,317  |                | 2,317  |                | 2,317  | ps   |
| 1.5-V HSTL Class I                                                                   |       |                | 1,966 |                | 2,064  |                | 2,064' |                | 2,064  | ps   |
| 1.8-V HSTL Class I                                                                   |       |                | 1,208 |                | 1,268  |                | 1,460  |                | 1,720  | ps   |

# PLL Specifications

Tables 4–127 through 4–129 describe the Stratix device enhanced PLL specifications.

| Symbol                   | Parameter                                                                                                             | Min           | Тур | Max                                                        | Unit         |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------|---------------|-----|------------------------------------------------------------|--------------|
| f <sub>IN</sub>          | Input clock frequency                                                                                                 | 3<br>(1), (2) |     | 684                                                        | MHz          |
| f <sub>INPFD</sub>       | Input frequency to PFD                                                                                                | 3             |     | 420                                                        | MHz          |
| f <sub>INDUTY</sub>      | Input clock duty cycle                                                                                                | 40            |     | 60                                                         | %            |
| feinduty                 | External feedback clock input duty cycle                                                                              | 40            |     | 60                                                         | %            |
| t <sub>INJITTER</sub>    | Input clock period jitter                                                                                             |               |     | ±200 (3)                                                   | ps           |
| t <sub>EINJITTER</sub>   | External feedback clock period jitter                                                                                 |               |     | ±200 <i>(3)</i>                                            | ps           |
| t <sub>FCOMP</sub>       | External feedback clock compensation time (4)                                                                         |               |     | 6                                                          | ns           |
| f <sub>out</sub>         | Output frequency for internal global<br>or regional clock                                                             | 0.3           |     | 500                                                        | MHz          |
| f <sub>OUT_EXT</sub>     | Output frequency for external clock (3)                                                                               | 0.3           |     | 526                                                        | MHz          |
| t <sub>outduty</sub>     | Duty cycle for external clock output (when set to 50%)                                                                | 45            |     | 55                                                         | %            |
| t <sub>JITTER</sub>      | Period jitter for external clock output (6)                                                                           |               |     | ±100 ps for >200-MHz outclk<br>±20 mUI for <200-MHz outclk | ps or<br>mUI |
| t <sub>CONFIG5,6</sub>   | Time required to reconfigure the scan chains for PLLs 5 and 6                                                         |               |     | 289/f <sub>SCANCLK</sub>                                   |              |
| t <sub>CONFIG11,12</sub> | Time required to reconfigure the scan chains for PLLs 11 and 12                                                       |               |     | 193/f <sub>SCANCLK</sub>                                   |              |
| t <sub>SCANCLK</sub>     | scanclk frequency (5)                                                                                                 |               |     | 22                                                         | MHz          |
| t <sub>DLOCK</sub>       | Time required to lock dynamically<br>(after switchover or reconfiguring<br>any non-post-scale<br>counters/delays) (7) |               |     | 100                                                        | μs           |
| t <sub>LOCK</sub>        | Time required to lock from end of device configuration                                                                | 10            |     | 400                                                        | μs           |
| f <sub>VCO</sub>         | PLL internal VCO operating range                                                                                      | 300           |     | 800 (8)                                                    | MHz          |
| t <sub>LSKEW</sub>       | Clock skew between two external<br>clock outputs driven by the same<br>counter                                        |               | ±50 |                                                            | ps           |

process and operating conditions. Run the timing analyzer in the Quartus II software at the fast and slow operating conditions to see the phase shift range that is achieved below these frequencies.

| Table 4–135. Stratix DLL Low Frequency Limit for Full Phase Shift |                                           |      |  |  |  |
|-------------------------------------------------------------------|-------------------------------------------|------|--|--|--|
| Phase Shift                                                       | Minimum Frequency for<br>Full Phase Shift | Unit |  |  |  |
| 72°                                                               | 119                                       | MHz  |  |  |  |
| 90°                                                               | 149                                       | MHz  |  |  |  |



# 5. Reference & Ordering Information

## S51005-2.1

| Software                | Stratix <sup>®</sup> devices are supported by the Altera <sup>®</sup> Quartus <sup>®</sup> II design<br>software, which provides a comprehensive environment for system-on-a-<br>programmable-chip (SOPC) design. The Quartus II software includes<br>HDL and schematic design entry, compilation and logic synthesis, full<br>simulation and advanced timing analysis, SignalTap <sup>®</sup> II logic analyzer,<br>and device configuration. See the <i>Design Software Selector Guide</i> for more<br>details on the Quartus II software features. |  |  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                         | The Quartus II software supports the Windows XP/2000/NT/98, Sun Solaris, Linux Red Hat v7.1 and HP-UX operating systems. It also supports seamless integration with industry-leading EDA tools through the NativeLink <sup>®</sup> interface.                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Device Pin-Outs         | Stratix device pin-outs can be found on the Altera web site (www.altera.com).                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| Ordering<br>Information | Figure 5–1 describes the ordering codes for Stratix devices. For more information on a specific package, see the <i>Package Information for Stratix Devices</i> chapter.                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |