



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HC08                                                                   |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 8MHz                                                                   |
| Connectivity               | LINbus, SCI, SPI                                                       |
| Peripherals                | LVD, POR, PWM                                                          |
| Number of I/O              | 37                                                                     |
| Program Memory Size        | 16KB (16K x 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 1K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                              |
| Data Converters            | A/D 8x10b                                                              |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 48-LQFP                                                                |
| Supplier Device Package    | 48-LQFP (7x7)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908gr16avfae |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### **Table of Contents**

| 6.6   | Monitor Mode                 | 81 |
|-------|------------------------------|----|
| 6.7   | Low-Power Modes              | 81 |
| 6.7.1 | Wait Mode                    | 81 |
| 6.7.2 | Stop Mode                    | 82 |
| 6.8   | COP Module During Break Mode | 82 |

# Chapter 7 Central Processor Unit (CPU)

| 7.1   | Introduction                | 83        |
|-------|-----------------------------|-----------|
| 7.2   | Features                    | 83        |
| 7.3   | CPU Registers               | 83        |
| 7.3.1 | Accumulator                 | 84        |
| 7.3.2 | Index Register              | 84        |
| 7.3.3 | Stack Pointer               | 85        |
| 7.3.4 | Program Counter             | 85        |
| 7.3.5 | Condition Code Register     | <b>86</b> |
| 7.4   | Arithmetic/Logic Unit (ALU) | 87        |
| 7.5   | Low-Power Modes             | 87        |
| 7.5.1 | Wait Mode                   | 87        |
| 7.5.2 | Stop Mode                   | 87        |
| 7.6   | CPU During Break Interrupts | 87        |
| 7.7   | Instruction Set Summary     | 88        |
| 7.8   | Opcode Map                  | 93        |

# Chapter 8

# External Interrupt (IRQ)

| 8.1 | Introduction                       | 95 |
|-----|------------------------------------|----|
| 8.2 | Features                           | 95 |
| 8.3 | Functional Description             | 95 |
| 8.4 | IRQ Pin                            | 97 |
| 8.5 | IRQ Module During Break Interrupts | 97 |
| 8.6 | IRQ Status and Control Register    | 98 |

# Chapter 9

# Keyboard Interrupt Module (KBI)

| 9.1   | Introduction                                |
|-------|---------------------------------------------|
| 9.2   | Features                                    |
| 9.3   | Functional Description                      |
| 9.4   | Keyboard Initialization                     |
| 9.5   | Low-Power Modes                             |
| 9.5.1 | Wait Mode         102                       |
| 9.5.2 | Stop Mode                                   |
| 9.6   | Keyboard Module During Break Interrupts 103 |
| 9.7   | I/O Registers                               |
| 9.7.1 | Keyboard Status and Control Register 103    |
| 9.7.2 | Keyboard Interrupt Enable Register 104      |



| \$0000       |                                             | \$FE03                | BREAK FLAG CONTROL REGISTER (SBFCR)                       |
|--------------|---------------------------------------------|-----------------------|-----------------------------------------------------------|
| $\downarrow$ | 64 BYTES                                    | \$FE04                | INTERRUPT STATUS REGISTER 1 (INT1)                        |
| \$003F       |                                             | \$FE05                | INTERRUPT STATUS REGISTER 2 (INT2)                        |
| \$0040       |                                             | \$FE06                | INTERRUPT STATUS REGISTER 3 (INT3)                        |
| $\downarrow$ | RAM<br>1024 BYTES                           | \$FE07                | RESERVED                                                  |
| \$043F       |                                             | \$FE08                | FLASH CONTROL REGISTER (FLCR)                             |
| \$0440       |                                             | \$FE09                | BREAK ADDRESS REGISTER HIGH (BRKH)                        |
| $\downarrow$ | UNIMPLEMENTED<br>192 BYTES                  | \$FE0A                | BREAK ADDRESS REGISTER LOW (BRKL)                         |
| \$04FF       |                                             | \$FE0B                | BREAK STATUS AND CONTROL REGISTER (BRKSCR)                |
| \$0500       |                                             | \$FE0C                | LVI STATUS REGISTER (LVISR)                               |
| $\downarrow$ | RESERVED<br>128 BYTES                       | \$FE0D                |                                                           |
| \$057F       |                                             | $\downarrow$          | UNIMPLEMENTED<br>3 BYTES                                  |
| \$0580       |                                             | \$FE0F                |                                                           |
| $\downarrow$ | UNIMPLEMENTED<br>5760 BYTES                 | \$FE10                | UNIMPLEMENTED                                             |
| \$1BFF       |                                             | $\downarrow$          | 16 BY LES<br>RESERVED FOR COMPATIBILITY WITH MONITOR CODE |
| \$1C00       |                                             | \$FE1F                | FOR A-FAMILY PART                                         |
| $\downarrow$ | FLASH PROGRAMMING ROUTINES ROM<br>406 BYTES | \$FE20                |                                                           |
| \$1D95       |                                             | $\downarrow$          | MONITOR ROM<br>350 BYTES                                  |
| \$1D96       |                                             | \$FF7D                |                                                           |
| $\downarrow$ | 41,578 BYTES                                | \$FF7E                | FLASH BLOCK PROTECT REGISTER (FLBPR)                      |
| \$BFFF       |                                             | \$FF7F                |                                                           |
| \$C000       |                                             | $\downarrow$          | UNIMPLEMENTED<br>93 BYTES                                 |
| $\downarrow$ | FLASH MEMORY<br>15,872 BYTES                | \$FFDB                |                                                           |
| \$FDFF       |                                             | \$FFDC                |                                                           |
| \$FE00       | BREAK STATUS REGISTER (SBSR)                | $\downarrow$          | FLASH VECTORS<br>36 BYTES                                 |
| \$FE01       | SIM RESET STATUS REGISTER (SRSR)            | \$FFFF <sup>(1)</sup> |                                                           |
| \$FE02       | RESERVED                                    | ]                     | 1. \$FFF6-\$FFFD used for eight security bytes            |
|              |                                             |                       |                                                           |

Figure 2-1. Memory Map



#### Memory

| Addr.  | Register Name                                            |                 | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
|--------|----------------------------------------------------------|-----------------|-----------|------------|--------|--------------|----------------|--------------|------|--------|
| \$0024 | Timer 1 Counter Modulo<br>Register Low (T1MODL)          | Read:<br>Write: | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
|        | See page 227.                                            | Reset:          | 1         | 1          | 1      | 1            | 1              | 1            | 1    | 1      |
| \$0025 | Timer 1 Channel 0 Status and<br>Control Register (T1SC0) | Read:<br>Write: | CH0F<br>0 | CH0IE      | MS0B   | MS0A         | ELS0B          | ELS0A        | TOV0 | CH0MAX |
|        | See page 230.                                            | Reset:          | 0         | 0          | 0      | 0            | 0              | 0            | 0    | 0      |
| \$0026 | Timer 1 Channel 0<br>Register High (T1CH0H)              | Read:<br>Write: | Bit 15    | 14         | 13     | 12           | 11             | 10           | 9    | Bit 8  |
|        | See page 230.                                            | Reset:          |           |            |        | Indetermina  | te after reset |              |      |        |
| \$0027 | Timer 1 Channel 0<br>Register Low (T1CH0L)               | Read:<br>Write: | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
|        | See page 230.                                            | Reset:          |           |            |        | Indeterminat | te after reset |              |      |        |
| \$0028 | Timer 1 Channel 1 Status and<br>Control Register (T1SC1) | Read:<br>Write: | CH1F<br>0 | CH1IE      | 0      | MS1A         | ELS1B          | ELS1A        | TOV1 | CH1MAX |
|        | See page 230.                                            | Reset:          | 0         | 0          | 0      | 0            | 0              | 0            | 0    | 0      |
| \$0029 | Timer 1 Channel 1<br>Register High (T1CH1H)              | Read:<br>Write: | Bit 15    | 14         | 13     | 12           | 11             | 10           | 9    | Bit 8  |
|        | See page 230.                                            | Reset:          |           |            |        | Indetermina  | te after reset |              |      |        |
| \$002A | Timer 1 Channel 1<br>Register Low (T1CH1L)               | Read:<br>Write: | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
|        | See page 230.                                            | Reset:          |           | -          | -      | Indetermina  | te after reset |              |      |        |
| \$002B | Timer 2 Status and Control<br>Register (T2SC)            | Read:<br>Write: | TOF<br>0  | TOIE       | TSTOP  | 0<br>TRST    | 0              | PS2          | PS1  | PS0    |
|        | See page 227.                                            | Reset:          | 0         | 0          | 1      | 0            | 0              | 0            | 0    | 0      |
|        | Timer 2 Counter                                          | Read:           | Bit 15    | 14         | 13     | 12           | 11             | 10           | 9    | Bit 8  |
| \$002C | Register High (T2CNTH)                                   | Write:          |           |            |        |              |                |              |      |        |
|        | See page 226.                                            | Reset:          | 0         | 0          | 0      | 0            | 0              | 0            | 0    | 0      |
|        | Timer 2 Counter                                          | Read:           | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
| \$002D | Register Low (T2CNTL)                                    | Write:          |           |            |        |              |                |              |      |        |
|        | 0ee page 220.                                            | Reset:          | 0         | 0          | 0      | 0            | 0              | 0            | 0    | 0      |
| \$002E | Timer 2 Counter Modulo<br>Register High (T2MODH)         | Read:<br>Write: | Bit 15    | 14         | 13     | 12           | 11             | 10           | 9    | Bit 8  |
|        | See page 227.                                            | Reset:          | 1         | 1          | 1      | 1            | 1              | 1            | 1    | 1      |
| \$002F | Timer 2 Counter Modulo<br>Register Low (T2MODL)          | Read:<br>Write: | Bit 7     | 6          | 5      | 4            | 3              | 2            | 1    | Bit 0  |
|        | See page 227.                                            | Reset:          | 1         | 1          | 1      | 1            | 1              | 1            | 1    | 1      |
|        |                                                          |                 |           | = Unimplem | nented | R = Reserve  | d              | U = Unaffect | ed   |        |

Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 7)



#### Input/Output (I/O) Section

| Addr.  | Register Name                                                  |                 | Bit 7                                       | 6    | 5       | 4            | 3            | 2      | 1      | Bit 0 |  |
|--------|----------------------------------------------------------------|-----------------|---------------------------------------------|------|---------|--------------|--------------|--------|--------|-------|--|
|        | FLASH Control Register                                         | Read:           | 0                                           | 0    | 0       | 0            | HVEN         | MASS   | FRASE  | PGM   |  |
| \$FE08 | (FLCR)                                                         | Write:          |                                             |      |         |              |              | MAGG   | LINAGE |       |  |
|        | See page 38.                                                   | Reset:          | 0                                           | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
| \$FE09 | Break Address Register High<br>(BRKH)                          | Read:<br>Write: | Bit 15                                      | 14   | 13      | 12           | 11           | 10     | 9      | Bit 8 |  |
|        | See page 235.                                                  | Reset:          | 0                                           | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
| \$FE0A | Break Address Register Low<br>(BRKL)                           | Read:<br>Write: | Bit 7                                       | 6    | 5       | 4            | 3            | 2      | 1      | Bit 0 |  |
|        | See page 235.                                                  | Reset:          | 0                                           | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
| \$FE0B | Break Status and Control<br>Register (BRKSCR)<br>See page 235. | Read:           | BRKE                                        | BRKA | 0       | 0            | 0            | 0      | 0      | 0     |  |
|        |                                                                | Write:          | DIIKL                                       |      |         |              |              |        |        |       |  |
|        |                                                                | Reset:          | 0                                           | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
|        | LVI Status Register (LVISR)<br>See page 113.                   | Read:           | LVIOUT                                      | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
| \$FE0C |                                                                | Write:          |                                             |      |         |              |              |        |        |       |  |
|        |                                                                | Reset:          | 0                                           | 0    | 0       | 0            | 0            | 0      | 0      | 0     |  |
| \$FF7E | FLASH Block Protect<br>Register (FLBPR) <sup>(1)</sup>         | Read:<br>Write: | BPR7                                        | BPR6 | BPR5    | BPR4         | BPR3         | BPR2   | BPR1   | BPR0  |  |
|        | See page 43.                                                   | Reset:          | Unaffected by reset                         |      |         |              |              |        |        |       |  |
| 1. No  | n-volatile FLASH register                                      |                 |                                             |      |         |              |              |        |        |       |  |
|        | COP Control Register                                           | Read:           |                                             |      |         | Low byte of  | reset vector |        |        |       |  |
| \$FFFF | (COPCTL)                                                       | Write:          |                                             |      | Writing | g clears COP | counter (any | value) |        |       |  |
|        | See page 81.                                                   | Reset:          |                                             |      |         | Unaffecte    | d by reset   |        |        |       |  |
|        |                                                                | [               | = Unimplemented R = Reserved U = Unaffected |      |         |              |              |        |        |       |  |

Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 7)



# Chapter 3 Analog-to-Digital Converter (ADC)

# 3.1 Introduction

This section describes the 10-bit analog-to-digital converter (ADC).

# 3.2 Features

Features of the ADC module include:

- Eight channels with multiplexed input
- · Linear successive approximation with monotonicity
- 10-bit resolution
- Single or continuous conversion
- Conversion complete flag or conversion complete interrupt
- Selectable ADC clock
- Left or right justified result
- Left justified sign data mode

# 3.3 Functional Description

The ADC provides eight pins for sampling external sources at pins PTB7/KBD7–PTB0/KBD0. An analog multiplexer allows the single ADC converter to select one of eight ADC channels as ADC voltage in  $(V_{ADIN})$ .  $V_{ADIN}$  is converted by the successive approximation register-based analog-to-digital converter. When the conversion is completed, ADC places the result in the ADC data register and sets a flag or generates an interrupt. See Figure 3-2.

# 3.3.1 ADC Port I/O Pins

PTB7/AD7–PTB0/AD0 are general-purpose I/O (input/output) pins that share with the ADC channels. The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or data direction register (DDR) will not have any affect on the port pin that is selected by the ADC. A read of a port pin in use by the ADC will return a 0.



is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present.

## NOTE

Quantization error is affected when only the most significant eight bits are used as a result. See Figure 3-3.



Figure 3-3. Bit Truncation Mode Error

# 3.4 Monotonicity

The conversion process is monotonic and has no missing codes.

# 3.5 Interrupts

When the AIEN bit is set, the ADC module is capable of generating CPU interrupts after each ADC conversion. A CPU interrupt is generated if the COCO bit is at 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled.

# 3.6 Low-Power Modes

The WAIT and STOP instruction can put the MCU in low power-consumption standby modes.



#### Analog-to-Digital Converter (ADC)

## 3.6.1 Wait Mode

The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction.

# 3.6.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry.

# 3.7 I/O Signals

The ADC module has eight pins shared with port B, PTB7/AD7–PTB0/AD0.

# 3.7.1 ADC Analog Power Pin (V<sub>DDAD</sub>)

The ADC analog portion uses  $V_{DDAD}$  as its power pin. Connect the  $V_{DDAD}$  pin to the same voltage potential as  $V_{DD}$ . External filtering may be necessary to ensure clean  $V_{DDAD}$  for good results.

## NOTE

For maximum noise immunity, route  $V_{DDAD}$  carefully and place bypass capacitors as close as possible to the package.

 $V_{DDAD}$  and  $V_{REFH}$  are double-bonded on the MC68HC908GR16A.

# 3.7.2 ADC Analog Ground Pin (V<sub>SSAD</sub>)

The ADC analog portion uses  $V_{SSAD}$  as its ground pin. Connect the  $V_{SSAD}$  pin to the same voltage potential as  $V_{SS}.$ 

## NOTE

Route V<sub>SSAD</sub> cleanly to avoid any offset errors.

 $V_{SSAD}$  and  $V_{REFL}$  are double-bonded on the MC68HC908GR16A.

# 3.7.3 ADC Voltage Reference High Pin (V<sub>REFH</sub>)

The ADC analog portion uses  $V_{REFH}$  as its upper voltage reference pin. By default, connect the  $V_{REFH}$  pin to the same voltage potential as  $V_{DD}$ . External filtering is often necessary to ensure a clean  $V_{REFH}$  for good results. Any noise present on this pin will be reflected and possibly magnified in A/D conversion values.

## NOTE

For maximum noise immunity, route  $V_{REFH}$  carefully and place bypass capacitors as close as possible to the package. Routing  $V_{REFH}$  close and parallel to  $V_{REFH}$  may improve common mode noise rejection.

 $V_{DDAD}$  and  $V_{REFH}$  are double-bonded on the MC68HC908GR16A.



#### **Clock Generator Module (CGM)**

4. Select a VCO frequency multiplier, N.

$$N = round \left( \frac{f_{VCLKDES}}{f_{RCLK}} \right)$$

5. Calculate and verify the adequacy of the VCO and bus frequencies f<sub>VCLK</sub> and f<sub>BUS</sub>.

$$f_{VCLK} = (N) \times f_{RCLK}$$
$$f_{BUS} = (f_{VCLK})/4$$

6. Select the VCO's power-of-two range multiplier E, according to Table 4-2.

 Table 4-2. Power-of-Two Range Selectors

| Frequency Range                   | E                |
|-----------------------------------|------------------|
| $0 < f_{VCLK} \le 8 MHz$          | 0                |
| 8 MHz< f <sub>VCLK</sub> ≤ 16 MHz | 1                |
| 16 MHz< $f_{VCLK} \le$ 32 MHz     | 2 <sup>(1)</sup> |

1. Do not program E to a value of 3.

7. Select a VCO linear range multiplier, L, where  $f_{NOM} = 71.4$  kHz

$$L = Round \left( \frac{f_{VCLK}}{2^{E} x f_{NOM}} \right)$$

 Calculate and verify the adequacy of the VCO programmed center-of-range frequency, f<sub>VRS</sub>. The center-of-range frequency is the midpoint between the minimum and maximum frequencies attainable by the PLL.

$$f_{VRS} = (L \times 2^E) f_{NOM}$$

9. For proper operation,

$$|f_{VRS} - f_{VCLK}| \le \frac{f_{NOM} \times 2^E}{2}$$

 Verify the choice of N, E, and L by comparing f<sub>VCLK</sub> to f<sub>VRS</sub> and f<sub>VCLKDES</sub>. For proper operation, f<sub>VCLK</sub> must be within the application's tolerance of f<sub>VCLKDES</sub>, and f<sub>VRS</sub> must be as close as possible to f<sub>VCLK</sub>.

## NOTE

# Exceeding the recommended maximum bus frequency or VCO frequency can crash the MCU.

- 11. Program the PLL registers accordingly:
  - a. In the VPR bits of the PLL control register (PCTL), program the binary equivalent of E.
  - b. In the PLL multiplier select register low (PMSL) and the PLL multiplier select register high (PMSH), program the binary equivalent of N. If using a 1–8 MHz reference, the PMSL register must be reprogrammed from the reset value before enabling the PLL.
  - c. In the PLL VCO range select register (PMRS), program the binary coded equivalent of L.



**Central Processor Unit (CPU)** 

# 7.7 Instruction Set Summary

Table 7-1 provides a summary of the M68HC08 instruction set.

| Sourco                                                                                         |                                                      |                                                                        |   |   | Eff | ec | t<br>P |   | SSS                                                                                          | de                                               | and                                                | S                                    |
|------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------|---|---|-----|----|--------|---|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------|--------------------------------------|
| Form                                                                                           | Operation                                            | Description                                                            | v | ы |     |    | 7      | 6 | ddre                                                                                         | bco                                              | pera                                               | /cle                                 |
| ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry                                       | A ← (A) + (M) + (C)                                                    | ţ | ţ | -   | t  | t      | t | ¥≦<br>IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                    | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | Ö<br>ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff     | <b>O</b> 23443245                    |
| ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP           | Add without Carry                                    | A ← (A) + (M)                                                          | ţ | ţ | _   | ţ  | ţ      | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff          | 2 3 4 4 3 2 4 5                      |
| AIS #opr                                                                                       | Add Immediate Value (Signed) to SP                   | $SP \leftarrow (SP) + (16 \mathrel{\ensuremath{\overset{\circ}{}}} M)$ | - | - | -   | -  | -      | - | IMM                                                                                          | A7                                               | ii                                                 | 2                                    |
| AIX #opr                                                                                       | Add Immediate Value (Signed) to H:X                  | $H:X \leftarrow (H:X) + (16 \ll M)$                                    | - | - | -   | _  | -      | - | IMM                                                                                          | AF                                               | ii                                                 | 2                                    |
| AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND                                          | A ← (A) & (M)                                                          | 0 | _ | _   | ţ  | ţ      | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2                                          | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff    | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 |
| ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL ,X<br>ASL opr,SP                         | Arithmetic Shift Left<br>(Same as LSL)               | <b>⊂</b><br>b7 b0                                                      | ţ | _ | _   | ţ  | ţ      | ţ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 38<br>48<br>58<br>68<br>78<br>9E68               | dd<br>ff<br>ff                                     | 4<br>1<br>4<br>3<br>5                |
| ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP                                | Arithmetic Shift Right                               |                                                                        | ţ | _ | _   | ţ  | ţ      | ţ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                                                        | 37<br>47<br>57<br>67<br>77<br>9E67               | dd<br>ff<br>ff                                     | 4<br>1<br>4<br>3<br>5                |
| BCC rel                                                                                        | Branch if Carry Bit Clear                            | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$                               | - | - | -   | -  | -      | - | REL                                                                                          | 24                                               | rr                                                 | 3                                    |
| BCLR n, opr                                                                                    | Clear Bit n in M                                     | Mn ← 0                                                                 | _ | _ | _   | _  | _      | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F     | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4      |
| BCS rel                                                                                        | Branch if Carry Bit Set (Same as BLO)                | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) = 1$                      | - | - | -   | -  | -      | I | REL                                                                                          | 25                                               | rr                                                 | 3                                    |
| BEQ rel                                                                                        | Branch if Equal                                      | $PC \leftarrow (PC) + 2 + rel? (Z) = 1$                                | - | - | -   | -  | -      | - | REL                                                                                          | 27                                               | rr                                                 | 3                                    |
| BGE opr                                                                                        | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$                       | _ | _ | _   | _  | _      | _ | REL                                                                                          | 90                                               | rr                                                 | 3                                    |
| BGT opr                                                                                        | Branch if Greater Than (Signed<br>Operands)          | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (Z) \mid (N \oplus V) = 0$    | _ | - | -   | -  | _      | - | REL                                                                                          | 92                                               | rr                                                 | 3                                    |
| BHCC rel                                                                                       | Branch if Half Carry Bit Clear                       | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 0$                      | - | - | -   | -  | -      | - | REL                                                                                          | 28                                               | rr                                                 | 3                                    |
| BHCS rel                                                                                       | Branch if Half Carry Bit Set                         | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (H) = 1$                      | _ | - | -   | -  |        | - | REL                                                                                          | 29                                               | rr                                                 | 3                                    |
| BHI rel                                                                                        | Branch if Higher                                     | $PC \leftarrow (PC) + 2 + \mathit{rel} ? (C) \mid (Z) = 0$             | — | - | -   | -  | -      | — | REL                                                                                          | 22                                               | rr                                                 | 3                                    |

# Table 7-1. Instruction Set Summary (Sheet 1 of 6)



#### Keyboard Interrupt Module (KBI)

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to a high level may occur in any order.

If the MODEK bit is clear, the keyboard interrupt pin is falling-edge-sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays low.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register.

#### NOTE

Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a 0 for software to read the pin.

# 9.4 Keyboard Initialization

When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a 1. Therefore, a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

- 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
- 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
- 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
- 4. Clear the IMASKK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

- 1. Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A.
- 2. Write 1s to the appropriate port A data register bits.
- 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

# 9.5 Low-Power Modes

The WAIT and STOP instructions put the microcontroller unit (MCU) in low power-consumption standby modes.

## 9.5.1 Wait Mode

The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.



Low-Voltage Inhibit (LVI)

## 11.6.1 Wait Mode

If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode.

## 11.6.2 Stop Mode

If enabled in stop mode (LVISTOP bit in the configuration register is set), the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode.



# 12.5.3 Port D Input Pullup Enable Register

The port D input pullup enable register (PTDPUE) contains a software configurable pullup device for each of the eight port D pins. Each bit is individually configurable and requires that the data direction register, DDRD, bit be configured as an input. Each pullup is automatically and dynamically disabled when a port bit's DDRD is configured for output mode.



Figure 12-16. Port D Input Pullup Enable Register (PTDPUE)

## PTDPUE7–PTDPUE0 — Port D Input Pullup Enable Bits

These writable bits are software programmable to enable pullup devices on an input port bit.

- 1 = Corresponding port D pin configured to have internal pullup
- 0 = Corresponding port D pin has internal pullup disconnected

# 12.6 Port E

Port E is a 6-bit special-function port that shares two of its pins with the enhanced serial communications interface (ESCI) module.

## 12.6.1 Port E Data Register

The port E data register contains a data latch for each of the six port E pins.



Figure 12-17. Port E Data Register (PTE)

#### PTE5-PTE0 — Port E Data Bits

These read/write bits are software-programmable. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. Reset has no effect on port E data.

NOTE

Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the ESCI module. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. See Table 12-6.



If the stop enable bit, STOP, in the CONFIG1 register is a 0, the STOP instruction causes an illegal opcode reset.

### 13.2.3.5 Illegal Address Reset

An illegal address reset is an internal reset caused by opcode fetch from an unmapped address. An illegal address reset sets the ILAD bit in the SIM reset status register.

A data fetch from an unmapped address does not generate a reset.

## 13.2.4 System Integration Module (SIM) Reset Status Register

This read-only register contains flags to show reset sources. All flag bits are automatically cleared following a read of the register. Reset service can read the SIM reset status register to clear the register after power-on reset and to determine the source of any subsequent reset.

The register is initialized on power-up as shown with the POR bit set and all other bits cleared. During a POR or any other internal reset, the  $\overrightarrow{\text{RST}}$  pin is pulled low. After the pin is released, it will be sampled 32 CGMXCLK cycles later. If the pin is not above a V<sub>IH</sub> at that time, then the PIN bit in the SRSR may be set in addition to whatever other bits are set.

**NOTE** Only a read of the SIM reset status register clears all reset flags. After multiple resets from different sources without reading the register, multiple flags remain set.



Figure 13-2. SIM Reset Status Register (SRSR)

#### POR — Power-On Reset Flag

1 = Power-on reset since last read of SRSR

0 = Read of SRSR since last power-on reset

#### PIN — External Reset Flag

- 1 = External reset via RST pin since last read of SRSR
- 0 = POR or read of SRSR since any reset

#### COP — Computer Operating Properly Reset Bit

- 1 = Last reset caused by timeout of COP counter
- 0 = POR or read of SRSR since any reset

#### ILOP — Illegal Opcode Reset Bit

- 1 = Last reset caused by an illegal opcode
- 0 = POR or read of SRSR since any reset

#### ILAD — Illegal Address Reset Bit

- 1 = Last reset caused by an opcode fetch from an illegal address
- 0 = POR or read of SRSR since any reset



Resets and Interrupts

Interrupts must be acknowledged by writing a 1 to the TACK bit.

# 13.3.3 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources.

Table 13-2 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

| Interrupt Source        | Interrupt Status Register Flag |
|-------------------------|--------------------------------|
| Reset                   | _                              |
| SWI instruction         | —                              |
| IRQ pin                 | IF1                            |
| CGM change of lock      | IF2                            |
| TIM1 channel 0          | IF3                            |
| TIM1 channel 1          | IF4                            |
| TIM1 overflow           | IF5                            |
| TIM2 channel 0          | IF6                            |
| TIM2 channel 1          | IF7                            |
| TIM2 overflow           | IF8                            |
| SPI receive             | IF9                            |
| SPI transmit            | IF10                           |
| SCI error               | IF11                           |
| SCI receive             | IF12                           |
| SCI transmit            | IF13                           |
| Keyboard                | IF14                           |
| ADC conversion complete | IF15                           |
| Timebase                | IF16                           |

| Table 13-2. | Interrupt | Source | Flags |
|-------------|-----------|--------|-------|
|-------------|-----------|--------|-------|

## 13.3.3.1 Interrupt Status Register 1



## Figure 13-6. Interrupt Status Register 1 (INT1)

## IF6–IF1 — Interrupt Flags 6–1

These flags indicate the presence of interrupt requests from the sources shown in Table 13-2. 1 = Interrupt request present

0 = No interrupt request present

## Bit 1 and Bit 0 — Always read 0



#### Enhanced Serial Communications Interface (ESCI) Module

If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 14-3 summarizes the results of the data bit samples.

| RT8, RT9, and RT10 Samples | Data Bit Determination | Noise Flag |
|----------------------------|------------------------|------------|
| 000                        | 0                      | 0          |
| 001                        | 0                      | 1          |
| 010                        | 0                      | 1          |
| 011                        | 1                      | 1          |
| 100                        | 0                      | 1          |
| 101                        | 1                      | 1          |
| 110                        | 1                      | 1          |
| 111                        | 1                      | 0          |

#### Table 14-3. Data Bit Recovery

#### NOTE

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 14-4 summarizes the results of the stop bit samples.

| RT8, RT9, and RT10 Samples | Framing Error Flag | Noise Flag |
|----------------------------|--------------------|------------|
| 000                        | 1                  | 0          |
| 001                        | 1                  | 1          |
| 010                        | 1                  | 1          |
| 011                        | 0                  | 1          |
| 100                        | 1                  | 1          |
| 101                        | 0                  | 1          |
| 110                        | 0                  | 1          |
| 111                        | 0                  | 0          |

#### Table 14-4. Stop Bit Recovery

## 14.4.3.4 Framing Errors

If the data recovery logic does not detect a 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set.

#### 14.4.3.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing





# 15.7.3 SIM Break Flag Control Register

The SIM break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.



## BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

1 = Status bits clearable during break

0 = Status bits not clearable during break



#### Timer Interface Module (TIM1 and TIM2)

into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

## 18.4.3 Output Compare

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

### 18.4.3.1 Unbuffered Output Compare

Any output compare channel can generate unbuffered output compare pulses as described in 18.4.3 Output Compare. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable TIM overflow interrupts and write the new
  value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the
  current counter overflow period. Writing a larger value in an output compare interrupt routine (at
  the end of the current pulse) could cause two output compares to occur in the same counter
  overflow period.

## 18.4.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

#### NOTE

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.



| MSxB | MSxA | ELSxB | ELSxA | Mode            | Configuration                                     |
|------|------|-------|-------|-----------------|---------------------------------------------------|
| Х    | 0    | 0     | 0     |                 | Pin under port control; initial output level high |
| Х    | 1    | 0     | 0     | Output preset   | Pin under port control; initial output level low  |
| 0    | 0    | 0     | 1     |                 | Capture on rising edge only                       |
| 0    | 0    | 1     | 0     | Input capture   | Capture on falling edge only                      |
| 0    | 0    | 1     | 1     |                 | Capture on rising or falling edge                 |
| 0    | 1    | 0     | 0     |                 | Software compare only                             |
| 0    | 1    | 0     | 1     | Output compare  | Toggle output on compare                          |
| 0    | 1    | 1     | 0     | or PWM          | Clear output on compare                           |
| 0    | 1    | 1     | 1     |                 | Set output on compare                             |
| 1    | Х    | 0     | 1     | Buffered output | Toggle output on compare                          |
| 1    | Х    | 1     | 0     | compare or      | Clear output on compare                           |
| 1    | Х    | 1     | 1     | buffered PWM    | Set output on compare                             |

Table 18-3. Mode, Edge, and Level Selection

#### NOTE

Before enabling a TIM channel register for input capture operation, make sure that the PTD/TCHx pin is stable for at least two bus clocks.

#### TOVx — Toggle On Overflow Bit

When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit.

1 = Channel x pin toggles on TIM counter overflow.

0 = Channel x pin does not toggle on TIM counter overflow.

#### NOTE

When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.

#### CHxMAX — Channel x Maximum Duty Cycle Bit

When the TOVx bit is at 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 18-12 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.

#### NOTE

The 100% PWM duty cycle is defined as a continuous high level if the PWM polarity is 1 and a continuous low level if the PWM polarity is 0. Conversely, a 0% PWM duty cycle is defined as a continuous low level if the PWM polarity is 1 and a continuous high level if the PWM polarity is 0.



Figure 18-12. CHxMAX Latency



#### **Electrical Specifications**

| Characteristic <sup>(1)</sup>                                                    | Symbol                              | Min                   | Тур <sup>(2)</sup> | Max                   | Unit |
|----------------------------------------------------------------------------------|-------------------------------------|-----------------------|--------------------|-----------------------|------|
| Capacitance<br>Ports (as input or output)                                        | C <sub>Out</sub><br>C <sub>In</sub> |                       |                    | 12<br>8               | pF   |
| Monitor mode entry voltage                                                       | V <sub>TST</sub>                    | V <sub>DD</sub> + 2.5 |                    | V <sub>DD</sub> + 4.0 | V    |
| Low-voltage inhibit, trip falling voltage                                        | V <sub>TRIPF</sub>                  | 3.90                  | 4.25               | 4.50                  | V    |
| Low-voltage inhibit, trip rising voltage                                         | V <sub>TRIPR</sub>                  | 4.20                  | 4.35               | 4.60                  | V    |
| Low-voltage inhibit reset/recover hysteresis $(V_{TRIPF} + V_{HYS} = V_{TRIPR})$ | V <sub>HYS</sub>                    | _                     | 100                | _                     | mV   |
| POR rearm voltage <sup>(8)</sup>                                                 | V <sub>POR</sub>                    | 0                     | _                  | 100                   | mV   |
| POR reset voltage <sup>(9)</sup>                                                 | V <sub>PORRST</sub>                 | 0                     | 700                | 800                   | mV   |
| POR rise time ramp rate <sup>(10)</sup>                                          | R <sub>POR</sub>                    | 0.035                 | _                  | _                     | V/ms |

1.  $V_{DD}$  = 5.0 Vdc ± 10%,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_A$  (min) to  $T_A$  (max), unless otherwise noted

2. Typical values reflect average measurements at midpoint of voltage range, 25°C only.

 Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 32 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled.

4. Wait I<sub>DD</sub> measured using external square wave clock source ( $f_{OSC}$  = 32 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. Measured with CGM and LVI enabled.

Stop I<sub>DD</sub> is measured with OSC1 = V<sub>SS</sub>. All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All ports configured as inputs. Typical values at midpoint of voltage range, 25°C only.

Stop I<sub>DD</sub> with TBM enabled is measured using an external square wave clock source (f<sub>OSC</sub> = 32 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs.

7. Pullups and pulldowns are disabled. Port B leakage is specified in 20.10 5.0-Volt ADC Characteristics.

8. Maximum is highest voltage that POR is guaranteed.

9. Maximum is highest voltage that POR is possible.

10. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached.



# 20.7 5.0-Volt Control Timing

| Characteristic <sup>(1)</sup>                                                    | Symbol                              | Min                 | Мах     | Unit             |
|----------------------------------------------------------------------------------|-------------------------------------|---------------------|---------|------------------|
| Frequency of operation<br>Crystal option<br>External clock option <sup>(2)</sup> | f <sub>OSC</sub>                    | 1<br>dc             | 8<br>32 | MHz              |
| Internal operating frequency                                                     | f <sub>OP</sub> (f <sub>Bus</sub> ) | —                   | 8       | MHz              |
| Internal clock period (1/f <sub>OP</sub> )                                       | t <sub>CYC</sub>                    | 125                 | —       | ns               |
| RST input pulse width low                                                        | t <sub>RL</sub>                     | 50                  | —       | ns               |
| IRQ interrupt pulse width low (edge-triggered)                                   | t <sub>ILIH</sub>                   | 50                  | —       | ns               |
| IRQ interrupt pulse period                                                       | t <sub>ILIL</sub>                   | Note <sup>(3)</sup> | —       | t <sub>CYC</sub> |

1.  $V_{SS} = 0$  Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  unless otherwise noted. 2. No more than 10% duty cycle deviation from 50%.

3. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 t<sub>CYC</sub>.

# 20.8 3.3-Volt Control Timing

| Characteristic <sup>(1)</sup>                                                    | Symbol                              | Min                 | Мах     | Unit             |
|----------------------------------------------------------------------------------|-------------------------------------|---------------------|---------|------------------|
| Frequency of operation<br>Crystal option<br>External clock option <sup>(2)</sup> | fosc                                | 1<br>dc             | 8<br>16 | MHz              |
| Internal operating frequency                                                     | f <sub>OP</sub> (f <sub>Bus</sub> ) | —                   | 4       | MHz              |
| Internal clock period (1/f <sub>OP</sub> )                                       | t <sub>CYC</sub>                    | 250                 | —       | ns               |
| RST input pulse width low                                                        | t <sub>RL</sub>                     | 125                 | —       | ns               |
| IRQ interrupt pulse width low (edge-triggered)                                   | t <sub>ILIH</sub>                   | 125                 | —       | ns               |
| IRQ interrupt pulse period                                                       | t <sub>ILIL</sub>                   | Note <sup>(3)</sup> | —       | t <sub>CYC</sub> |

1.  $V_{SS} = 0$  Vdc; timing shown with respect to 20%  $V_{DD}$  and 70%  $V_{DD}$  unless otherwise noted. 2. No more than 10% duty cycle deviation from 50%.

3. The minimum period is the number of cycles it takes to execute the interrupt service routine plus 1 t<sub>CYC</sub>.



Figure 20-1. RST and IRQ Timing