# E·XFL



Welcome to E-XFL.COM

# What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

# Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ST6                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 8MHz                                                                  |
| Connectivity               | -                                                                     |
| Peripherals                | LVD, POR, WDT                                                         |
| Number of I/O              | 9                                                                     |
| Program Memory Size        | 1KB (1K x 8)                                                          |
| Program Memory Type        | ОТР                                                                   |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 64 x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 6V                                                               |
| Data Converters            | A/D 4x8b                                                              |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 16-SOIC (0.295", 7.50mm Width)                                        |
| Supplier Device Package    | •                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st62t00cm6-tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **1 INTRODUCTION**

The ST6200C, 01C and 03C devices are low cost members of the ST62xx 8-bit HCMOS family of microcontrollers, which is targeted at low to medium complexity applications. All ST62xx devices are based on a building block approach: a common core is surrounded by a number of on-chip peripherals.

The ST62E01C is the erasable EPROM version of the ST62T00C, T01 and T03C devices, which may be used during the development phase for the ST62T00C, T01 and T03C target devices, as well as the respective ST6200C, 01C and 03C ROM devices.

OTP and EPROM devices are functionally identical. OTP devices offer all the advantages of user programmability at low cost, which make them the ideal choice in a wide range of applications where frequent code changes, multiple code versions or last minute programmability are required.

The ROM based versions offer the same functionality, selecting the options defined in the programmable option bytes of the OTP/EPROM versions in the ROM option list (See Section 11.6 on page 92).

The ST62P00C, P01C and P03C are the Factory Advanced Service Technique ROM (FASTROM) versions of ST62T00C, T01 and T03C OTP devices.

They offer the same functionality as OTP devices, but they do not have to be programmed by the customer (See Section 11 on page 86).

These compact low-cost devices feature a Timer comprising an 8-bit counter with a 7-bit programmable prescaler, an 8-bit A/D Converter with 4 analog inputs (depending on device, see device summary on page 1) and a Digital Watchdog timer, making them well suited for a wide range of automotive, appliance and industrial applications.

For easy reference, all parametric data are located in Section 10 on page 58.



Figure 1. Block Diagram



# 2 PIN DESCRIPTION

# Figure 2. 16-Pin Package Pinout



#### Table 1. Device Pin Description

| Pin n° | Pin Name        | Type | Main Function<br>(after Reset)                                                                                 | Alternate Function                         |
|--------|-----------------|------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------|
| 1      | V <sub>DD</sub> | S    | Main power supply                                                                                              |                                            |
| 2      | OSCin           | Ι    | External clock input or resonator oscillator inverter inp                                                      | put                                        |
| 3      | OSCout          | 0    | Resonator oscillator inverter output or resistor input for                                                     | or RC oscillator                           |
| 4      | NMI             | Ι    | Non maskable interrupt (falling edge sensitive)                                                                |                                            |
| 5      | V <sub>PP</sub> |      | Must be held at Vss for normal operation, if a 12.5V le<br>during the reset phase, the device enters EPROM pro | evel is applied to the pin ogramming mode. |
| 6      | RESET           | I/O  | Top priority non maskable interrupt (active low)                                                               |                                            |
| 7      | PB7/Ain*        | I/O  | Pin B7 (IPU)                                                                                                   | Analog input                               |
| 8      | PB6/Ain*        | I/O  | Pin B6 (IPU)                                                                                                   | Analog input                               |
| 9      | PB5/Ain*        | I/O  | Pin B5 (IPU)                                                                                                   | Analog input                               |
| 10     | PB3/Ain*        | I/O  | Pin B3 (IPU)                                                                                                   | Analog input                               |
| 11     | PB1             | I/O  | Pin B1 (IPU)                                                                                                   |                                            |
| 12     | PB0             | I/O  | Pin B0 (IPU)                                                                                                   |                                            |
| 13     | PA3/ 20mA Sink  | I/O  | Pin A3 (IPU)                                                                                                   |                                            |
| 14     | PA2/ 20mA Sink  | I/O  | Pin A2 (IPU)                                                                                                   |                                            |
| 15     | PA1/20mA Sink   | I/O  | Pin A1 (IPU)                                                                                                   |                                            |
| 16     | V <sub>SS</sub> | S    | Ground                                                                                                         |                                            |

# Legend / Abbreviations for Table 1:

\* Depending on device. Please refer to I/O Port section.

I = input, O = output, S = supply, IPU = input pull-up

The input with pull-up configuration (reset state) is valid as long as the user software does not change it. Refer to Section 7 "I/O PORTS" on page 36 for more details on the software configuration of the I/O ports.



# MEMORY MAP (Cont'd)

57

#### Figure 4. Program Memory Map



# **3.3 OPTION BYTES**

Each device is available for production in user programmable versions (OTP) as well as in factory coded versions (ROM). OTP devices are shipped to customers with a default content (00h), while ROM factory coded parts contain the code supplied by the customer. This implies that OTP devices have to be configured by the customer using the Option Bytes while the ROM devices are factory-configured.

The two option bytes allow the hardware configuration of the microcontroller to be selected.

The option bytes have no address in the memory map and can be accessed only in programming mode (for example using a standard ST6 programming tool).

In masked ROM devices, the option bytes are fixed in hardware by the ROM code (see Section 11.6.2 "ROM VERSION" on page 93). It is therefore impossible to read the option bytes.

The option bytes can be only programmed once. It is not possible to change the selected options after they have been programmed.

In order to reach the power consumption value indicated in Section 10.4, the option byte must be programmed to its default value. Otherwise, an over-consumption will occur.

# MSB OPTION BYTE

57

Bits 15:11 = **Reserved**, must be always cleared.

Bit 10 = Reserved, must be always set.

Bit 9 = **EXTCNTL** *External STOP MODE control.* 0: EXTCNTL mode not available. STOP mode is not available with the watchdog active.

1: EXTCNTL mode available. STOP mode is available with the watchdog active by setting NMI pin to one.

Bit 8 = **LVD** Low Voltage Detector on/off.

This option bit enable or disable the Low Voltage Detector (LVD) feature.

- 0: Low Voltage Detector disabled
- 1: Low Voltage Detector enabled.

# LSB OPTION BYTE

Bit 7 = **PROTECT** *Readout Protection.* 

This option bit enables or disables external access to the internal program memory.

- 0: Program memory not read-out protected
- 1: Program memory read-out protected

Bit 6 = **OSC** Oscillator selection.

This option bit selects the main oscillator type.

- 0: Quartz crystal, ceramic resonator or external clock
- 1: RC network

Bit 5 = **Reserved**, must be always cleared.

Bit 4 = **Reserved**, must be always set.

Bit 3 = **NMI PULL** *NMI Pull-Up* on/off. This option bit enables or disables the internal pullup on the NMI pin. 0: Pull-up disabled 1: Pull-up enabled

Bit 2 = Reserved, must be always set.

Bit 1 = WDACT Hardware or software watchdog.
This option bit selects the watchdog type.
0: Software (watchdog to be enabled by software)
1: Hardware (watchdog always enabled)

Bit 0 = OSGEN Oscillator Safeguard on/off.

This option bit enables or disables the oscillator Safeguard (OSG) feature.

0: Oscillator Safeguard disabled

1: Oscillator Safeguard enabled

| ĺ                | MSB OPTION BYTE |   |      |       |   |   |            |     | LS           | B OP |      | YTE  |             |      |           |           |
|------------------|-----------------|---|------|-------|---|---|------------|-----|--------------|------|------|------|-------------|------|-----------|-----------|
|                  | 15              |   |      |       |   |   |            | 8   | 7            |      |      |      |             |      |           | 0         |
|                  |                 |   | Rese | erved |   |   | EXT<br>CTL | LVD | PRO-<br>TECT | osc  | Res. | Res. | NMI<br>PULL | Res. | WD<br>ACT | OSG<br>EN |
| Default<br>Value | х               | х | х    | х     | х | х | х          | х   | х            | х    | х    | х    | х           | х    | х         | х         |

# **5 CLOCKS, SUPPLY AND RESET**

# 5.1 CLOCK SYSTEM

The main oscillator of the MCU can be driven by any of these clock sources:

- external clock signal
- external AT-cut parallel-resonant crystal
- external ceramic resonator
- external RC network (R<sub>NET</sub>).

In addition, an on-chip Low Frequency Auxiliary Oscillator (LFAO) is available as a back-up clock system or to reduce power consumption.

An optional Oscillator Safeguard (OSG) filters spikes from the oscillator lines, and switches to the LFAO backup oscillator in the event of main oscillator failure. It also automatically limits the internal clock frequency ( $f_{\rm INT}$ ) as a function of  $V_{DD}$ , in order to guarantee correct operation. These functions are illustrated in Figure 10, and Figure 11.

Table 5 illustrates various possible oscillator configurations using an external crystal or ceramic resonator, an external clock input, an external resistor ( $R_{NET}$ ), or the lowest cost solution using only the LFAO.

For more details on configuring the clock options, refer to the Option Bytes section of this document.

The internal MCU clock frequency ( $f_{INT}$ ) is divided by 12 to drive the Timer, the Watchdog timer and the A/D converter, by 13 to drive the CPU core and the SPI and by 1 or 3 to drive the ARTIMER, as shown in Figure 9.

With an 8 MHz oscillator, the fastest CPU cycle is therefore  $1.625\mu s$ .

A CPU cycle is the smallest unit of time needed to execute any operation (for instance, to increment the Program Counter). An instruction may require two, four, or five CPU cycles for execution.

47/



# Figure 9. Clock Circuit Block Diagram

# CLOCK SYSTEM (Cont'd)

# 5.1.1 Main Oscillator

57

The oscillator configuration is specified by selecting the appropriate option in the option bytes (refer to the Option Bytes section of this document). When the CRYSTAL/RESONATOR option is selected, it must be used with a quartz crystal, a ceramic resonator or an external signal provided on the OSCin pin. When the RC NETWORK option is selected, the system clock is generated by an external resistor (the capacitor is implemented internally).

The main oscillator can be turned off (when the OSG ENABLED option is selected) by setting the OSCOFF bit of the ADC Control Register (not available on some devices). This will automatically start the Low Frequency Auxiliary Oscillator (LFAO).

The main oscillator can be turned off by resetting the OSCOFF bit of the A/D Converter Control Register or by resetting the MCU. When the main oscillator starts there is a delay made up of the oscillator start-up delay period plus the duration of the software instruction at a clock frequency  $f_{LFAO}$ .

**Caution:** It should be noted that when the RC network option is selected, the accuracy of the frequency is about 20% so it may not be suitable for some applications (For more details, please refer to the Electrical Characteristics Section).



#### Notes:

1. To select the options shown in column 1 of the above table, refer to the Option Byte section.

 This schematic are given for guidance only and are subject to the schematics given by the crystal or ceramic resonator manufacturer.

3. For more details, please refer to the Electrical Characteristics Section.

# Table 5. Oscillator Configurations

# 5.2 LOW VOLTAGE DETECTOR (LVD)

The on-chip Low Voltage Detector is enabled by setting a bit in the option bytes (refer to the Option Bytes section of this document).

The LVD allows the device to be used without any external RESET circuitry. In this case, the RESET pin should be left unconnected.

If the LVD is not used, an external circuit is mandatory to ensure correct Power On Reset operation, see figure in the Reset section. For more details, please refer to the application note AN669.

The LVD generates a static Reset when the supply voltage is below a reference value. This means that it secures the power-up as well as the powerdown keeping the ST6 in reset.

The  $V_{IT}$  reference value for a voltage drop is lower than the  $V_{IT}$  reference value for power-on in order to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis). The LVD Reset circuitry generates a reset when  $V_{DD}$  is below:

- $V_{IT_{+}}$  when  $V_{DD}$  is rising
- $V_{IT-}$  when  $V_{DD}$  is falling

The LVD function is illustrated in Figure 12.

If the LVD is enabled, the MCU can be in only one of two states:

- Over the input threshold voltage, it is running under full software control
- Below the input threshold voltage, it is in static safe reset

In these conditions, secure operation is guaranteed without the need for external reset hardware.

During a Low Voltage Detector Reset, the RESET pin is held low, thus permitting the MCU to reset other devices.



#### Figure 12. Low Voltage Detector Reset

# 6.3 STOP MODE

STOP mode is the lowest power consumption mode of the MCU (see Figure 22).

The MCU goes into STOP mode as soon as the STOP instruction is executed. This has the following effects:

- Program execution is stopped, the microcontroller can be considered as being "frozen".
- The contents of RAM and the peripheral registers are kept safely as long as the power supply voltage is higher than the RAM retention voltage.
- The oscillator is stopped, so peripherals cannot work except the those that can be driven by an external clock.

# Exit from STOP Mode

The MCU remains in STOP mode until one of the following events occurs:

- RESET (Watchdog, LVD or RESET pin)
- A peripheral interrupt (assuming this peripheral can be driven by an external clock)
- An external interrupt (I/O port, NMI)

In all cases a delay of 2048 clock cycles ( $f_{\text{INT}}$ ) is generated to make sure the oscillator has started properly.

The Program Counter then points to the starting address of the interrupt or RESET service routine (see Figure 21).

#### STOP Mode and Watchdog

When the Watchdog is active (hardware or software activation), the STOP instruction is disabled and a WAIT instruction will be executed in its place unless the EXCTNL option bit is set to 1 in the option bytes and a a high level is present on the NMI pin. In this case, the STOP instruction will be executed and the Watchdog will be frozen.

#### Figure 21. STOP Mode Timing Overview





# I/O PORTS (Cont'd)

#### Figure 23. I/O Port Block Diagram



# Table 8. I/O Port Configurations

| DDR | OR | DR | Mode   | Option                                       |
|-----|----|----|--------|----------------------------------------------|
| 0   | 0  | 0  | Input  | With pull-up, no interrupt                   |
| 0   | 0  | 1  | Input  | No pull-up, no interrupt                     |
| 0   | 1  | 0  | Input  | With pull-up and with interrupt              |
| 0   | 1  | 1  | Input  | Analog input (when available)                |
| 1   | 0  | х  | Output | Open-drain output (20mA sink when available) |
| 1   | 1  | х  | Output | Push-pull output (20mA sink when available)  |

Note: x = Don't care

67/

# 8 ON-CHIP PERIPHERALS

# 8.1 WATCHDOG TIMER (WDG)

#### 8.1.1 Introduction

The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the SR bit becomes cleared.

#### Figure 25. Watchdog Block Diagram

#### 8.1.2 Main Features

- Programmable timer (64 steps of 3072 clock cycles)
- Software reset
- Reset (if watchdog activated) when the SR bit reaches zero
- Hardware or software watchdog activation selectable by option bit (Refer to the option bytes section)



# 8.2 8-BIT TIMER

#### 8.2.1 Introduction

The 8-Bit Timer on-chip peripheral is a free running downcounter based on an 8-bit downcounter with a 7-bit programmable prescaler, giving a maximum count of  $2^{15}$ .

#### 8.2.2 Main Features

- Time-out downcounting mode with up to 15-bit accuracy
- Interrupt capability on counter underflow

The timer can be used in WAIT mode to wake up the MCU.



# Figure 27. Timer Block Diagram

# A/D CONVERTER (Cont'd)

# 8.3.3 Functional Description

#### 8.3.3.1 Analog Power Supply

The high and low level reference voltage pins are internally connected to the  $V_{DD}$  and  $V_{SS}$  pins.

Conversion accuracy may therefore be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines.

#### 8.3.3.2 Digital A/D Conversion Result

The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not.

If the input voltage ( $V_{AIN}$ ) is greater than or equal to  $V_{DDA}$  (high-level voltage reference) then the conversion result in the DR register is FFh (full scale) without overflow indication.

If input voltage ( $V_{AIN}$ ) is lower than or equal to  $V_{SSA}$  (low-level voltage reference) then the conversion result in the DR register is 00h.

The A/D converter is linear and the digital result of the conversion is stored in the ADR register. The accuracy of the conversion is described in the parametric section.

R<sub>AIN</sub> is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the allocated time. Refer to the electrical characteristics chapter for more details.

With an oscillator clock frequency less than 1.2MHz, conversion accuracy is decreased.

#### 8.3.3.3 Analog Input Selection

57/

Selection of the input pin is done by configuring the related I/O line as an analog input via the Data Direction, Option and Data registers (refer to I/O ports description for additional information).

**Caution:** Only one I/O line must be configured as an analog input at any time. The user must avoid any situation in which more than one I/O pin is selected as an analog input simultaneously, because they will be shorted internally.

#### 8.3.3.4 Software Procedure

Refer to the Control register (ADCR) and Data register (ADR) in Section 8.3.7 for the bit definitions.

#### Analog Input Configuration

The analog input must be configured through the Port Control registers (DDRx, ORx and DRx). Refer to the I/O port chapter.

#### ADC Configuration

In the ADCR register:

- Reset the PDS bit to power on the ADC. This bit must be set at least one instruction before the beginning of the conversion to allow stabilisation of the A/D converter.
- Set the EAI bit to enable the ADC interrupt if needed.

#### ADC Conversion

In the ADCR register:

 Set the STA bit to start a conversion. This automatically clears (resets to "0") the End Of Conversion Bit (EOC).

When a conversion is complete

- The EOC bit is set by hardware to flag that conversion is complete and that the data in the ADC data conversion register is valid.
- An interrupt is generated if the EAI bit was set

Setting the STA bit will start a new count and will clear the EOC bit (thus clearing the interrupt condition)

#### Note:

Setting the STA bit must be done by a different instruction from the instruction that powers-on the ADC (setting the PDS bit) in order to make sure the voltage to be converted is present on the pin.

Each conversion has to be separately initiated by writing to the STA bit.

The STA bit is continuously scanned so that, if the user sets it to "1" while a previous conversion is in progress, a new conversion is started before completing the previous one. The start bit (STA) is a write only bit, any attempt to read it will show a logical "0".

# 9.3 INSTRUCTION SET

The ST6 offers a set of 40 basic instructions which, when combined with nine addressing modes, yield 244 usable opcodes. They can be divided into six different types: load/store, arithmetic/logic, conditional branch, control instructions, jump/call, and bit manipulation. The following paragraphs describe the different types.

All the instructions belonging to a given type are presented in individual tables.

Load & Store. These instructions use one, two or three bytes depending on the addressing mode. For LOAD, one operand is the Accumulator and the other operand is obtained from data memory using one of the addressing modes.

For Load Immediate, one operand can be any of the 256 data space bytes while the other is always immediate data.

| Instruction | Addressing Mode | Butos | Cycles | Flag     | gs |
|-------------|-----------------|-------|--------|----------|----|
| Instruction | Addressing Mode | Bytes | Cycles | Z        | С  |
| LD A, X     | Short Direct    | 1     | 4      | Δ        | *  |
| LD A, Y     | Short Direct    | 1     | 4      | $\Delta$ | *  |
| LD A, V     | Short Direct    | 1     | 4      | Δ        | *  |
| LD A, W     | Short Direct    | 1     | 4      | $\Delta$ | *  |
| LD X, A     | Short Direct    | 1     | 4      | Δ        | *  |
| LD Y, A     | Short Direct    | 1     | 4      | $\Delta$ | *  |
| LD V, A     | Short Direct    | 1     | 4      | Δ        | *  |
| LD W, A     | Short Direct    | 1     | 4      | Δ        | *  |
| LD A, rr    | Direct          | 2     | 4      | $\Delta$ | *  |
| LD rr, A    | Direct          | 2     | 4      | Δ        | *  |
| LD A, (X)   | Indirect        | 1     | 4      | Δ        | *  |
| LD A, (Y)   | Indirect        | 1     | 4      | $\Delta$ | *  |
| LD (X), A   | Indirect        | 1     | 4      | Δ        | *  |
| LD (Y), A   | Indirect        | 1     | 4      | $\Delta$ | *  |
| LDI A, #N   | Immediate       | 2     | 4      | Δ        | *  |
| LDI rr, #N  | Immediate       | 3     | 4      | *        | *  |

#### Table 15. Load & Store Instructions

Legend:

X, Y Index Registers,

V, W Short Direct Registers

# Immediate data (stored in ROM memory)

rr Data space register

 $\Delta$  Affected

Not Affected

| LOW    |   | •               |   |            |   | •      |   | •              |   |          |      |   | -                   |      |   | •      |      |   | -          | LOW       |
|--------|---|-----------------|---|------------|---|--------|---|----------------|---|----------|------|---|---------------------|------|---|--------|------|---|------------|-----------|
| н      |   | 0000            |   | 0001       |   | 0010   |   | 0011           |   | 010      | 0    |   | 0101                |      |   | 0110   | )    |   | 0111       | н         |
|        | 2 | JRNZ            | 4 | CALL       | 2 | JBNC   | 5 | JBB            | 2 |          | .IR7 |   |                     |      | 2 |        | JRC  | 4 | ١D         |           |
| 0      | - | e               |   | abc        | - | e      | ľ | b0.rr.ee       | - | е        | NOP  |   | #                   |      | - | е      | 00   | · | a.(x)      | 0         |
| 0000   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        | 0000      |
|        | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRS            | 2 |          | JRZ  | 4 | ł                   | INC  | 2 |        | JRC  | 4 | LDI        |           |
| 1      |   | е               |   | abc        |   | е      |   | b0,rr,ee       |   | е        |      |   | х                   |      |   | е      |      |   | a,nn       | 1         |
| 0001   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  | 1 |                     | sd   | 1 |        | prc  | 2 | imm        | 0001      |
| _      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRR            | 2 |          | JRZ  |   |                     |      | 2 |        | JRC  | 4 | CP         |           |
| 2      |   | е               |   | abc        |   | е      |   | b4,rr,ee       |   | е        |      |   | #                   |      |   | е      |      |   | a,(x)      | 2         |
| 0010   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        | 0010      |
|        | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRS            | 2 |          | JRZ  | 4 | Ļ                   | LD   | 2 |        | JRC  | 4 | CPI        | -         |
| 3      |   | е               |   | abc        |   | е      |   | b4,rr,ee       | е |          |      |   | a,x                 |      |   | е      |      |   | a,nn       | 3         |
| 0011   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  | 1 |                     | sd   | 1 |        | prc  | 2 | imm        | 0011      |
|        | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRR            | 2 |          | JRZ  |   |                     |      | 2 |        | JRC  | 4 | ADD        |           |
| 4 0100 |   | е               |   | abc        |   | е      |   | b2,rr,ee       |   | е        |      |   | #                   |      |   | е      |      |   | a,(x)      | 4         |
| 0100   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        | 0100      |
| -      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRS            | 2 |          | JRZ  | 4 | ł                   | INC  | 2 |        | JRC  | 4 | ADDI       | -         |
| 0101   |   | е               |   | abc        |   | е      |   | b2,rr,ee       |   | е        |      |   | У                   |      |   | е      |      |   | a,nn       | 5<br>0101 |
| 0.01   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  | 1 |                     | sd   | 1 |        | prc  | 2 | imm        | 0.01      |
| 6      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRR            | 2 |          | JRZ  |   |                     |      | 2 |        | JRC  | 4 | INC        | c         |
| 0110   |   | е               |   | abc        |   | е      |   | b6,rr,ee       |   | е        |      |   | #                   |      |   | е      |      |   | (x)        | 0110      |
|        | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        |           |
| 7      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRS            | 2 |          | JRZ  | 4 | Ļ                   | LD   | 2 |        | JRC  |   |            | 7         |
| 0111   |   | е               |   | abc        |   | е      |   | b6,rr,ee       |   | е        |      |   | a,y                 |      |   | е      |      |   | #          | 0111      |
|        | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  | 1 |                     | sd   | 1 |        | prc  |   |            |           |
| 8      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRR            | 2 |          | JRZ  |   |                     |      | 2 |        | JRC  | 4 | LD         | 8         |
| 1000   |   | е               |   | abc        |   | е      |   | b1,rr,ee       |   | е        |      |   | #                   |      |   | е      |      |   | (x),a      | 1000      |
|        | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        |           |
| 9      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRS            | 2 |          | JRZ  | 4 | -                   | INC  | 2 |        | JRC  |   |            | 9         |
| 1001   |   | е               | - | abc        |   | е      | - | b1,rr,ee       |   | е        |      |   | v                   |      |   | е      |      |   | #          | 1001      |
|        | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  | 1 |                     | sd   | 1 |        | prc  |   |            |           |
| Α      | 2 | JRNZ            | 4 | CALL       | 2 | JRNC   | 5 | JRR            | 2 |          | JRZ  |   |                     |      | 2 |        | JRC  | 4 | AND        | Α         |
| 1010   |   | е               | ~ | abc        |   | е      |   | b5,rr,ee       |   | е        |      |   | #                   |      |   | е      |      |   | a,(x)      | 1010      |
|        | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 |          | pcr  |   |                     |      | 1 |        | prc  | 1 | ind        |           |
| в      | 2 | JRNZ            | 4 | CALL       | 2 | JRINC  | 5 | JKS            | 2 |          | JRZ  | 4 |                     | LD   | 2 |        | JRC  | 4 | ANDI       | в         |
| 1011   | 4 | e               | ~ | abc        | 4 | e      |   | b5,rr,ee       |   | е        |      |   | a,v                 | ام م |   | е      |      | 0 | a,nn       | 1011      |
|        | 1 |                 | 2 | CALL       | 1 |        | 3 |                | 1 |          |      | 1 |                     | su   | 1 |        | prc  | 2 |            |           |
| С      | 2 |                 | 4 | oho        | 2 | JUNC   | 5 |                | 2 | ~        | JHZ  |   | #                   |      | 2 | ~      | JHC  | 4 | 2 (V)      | С         |
| 1100   | 1 | e nor           | 2 | auc        | 4 | e nor  | 2 | b3,11,ee<br>ht | 1 | e        | nor  |   | #                   |      | 1 | e      | nro  | 1 | a,(x)      | 1100      |
|        | 2 | IBNZ            | 2 | CALL       | 2 | IBNC   | 5 | IRS            | 2 |          | IB7  | 1 |                     | INC  | 2 |        | IBC  | 1 | SUBI       |           |
| D      | 2 |                 | 4 | ahc        | ~ | o nino | 5 | h3 rr oo       | 2 | <u>م</u> | JHZ  | 4 | •                   | inc  | 2 | `<br>م | uno  | 4 | 2 nn       | D         |
| 1101   | 1 | nor             | 2 | abc        | 1 | nor    | 3 | b0,11,66<br>ht | 1 | 0        | nor  | 1 | **                  | ed   | 1 | C      | nrc  | 2 | imm        | 1101      |
|        | 2 | IBNZ            | 1 | CALL       | 2 | IBNC   | 5 | IRR            | 2 |          | IB7  |   |                     | 30   | 2 |        | IRC  | 1 | DEC        |           |
| E      | 2 | ۵۲۱۱ <b>۱</b> ۲ | - | ahc        | 2 | 6      | 5 | h7 rr ee       | 2 | ۵        | 0112 |   | #                   |      | 2 | þ      | 0110 | - | (x)        | E         |
| 1110   | 1 | por             | 2 | abu<br>pvt | 1 | nor    | 3 | 57,11,00<br>ht | 1 | 9        | ner  |   | π                   |      | 1 | 0      | nrc  | 1 | (^)<br>ind | 1110      |
|        | 2 | JRN7            | 4 | CALL       | 2 | JBNC   | 5 | JRS            | 2 |          | JBZ  | Δ |                     | ID   | 2 |        | JRC  |   | inu        |           |
| F      | - | e               | - | abc        | 1 | e      |   | b7.rr.ee       | - | e        | 5112 |   | a.w                 | 20   | - | е      |      |   | #          | F         |
| 1111   | 1 | pcr             | 2 | ext        | 1 | pcr    | 3 | bt             | 1 | 5        | pcr  | 1 | <b>a</b> , <b>n</b> | sd   | 1 | Ũ      | pro  |   |            | 1111      |
| 1      |   |                 |   | 5/11       |   |        |   |                |   |          |      |   |                     |      |   |        |      |   |            |           |

# Opcode Map Summary. The following table contains an opcode map for the instructions used by the ST6

#### Abbreviations for Addressing Modes: Legend:

dir Direct sd Short Direct imm Immediate inh Inherent Extended ext b.d Bit Direct bt Bit Test pcr ind Program Counter Relative

Indirect

#

е

b

Indicates Illegal Instructions

- 5-bit Displacement
- 3-bit Address rr
  - 1-byte Data space address
  - 1-byte immediate data
- nn
- abc 12-bit address ee
  - 8-bit displacement





# **10.4 SUPPLY CURRENT CHARACTERISTICS**

The following current consumption specified for the ST6 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for STOP mode for which the clock is stopped).

#### 10.4.1 RUN Modes

| Symbol | Parameter                                                               |                           | Conditions                                                                                                                                                            | Typ <sup>1)</sup>               | Max <sup>2)</sup>               | Unit |
|--------|-------------------------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|------|
|        | Supply current in RUN mode <sup>3)</sup><br>(see Figure 36 & Figure 37) | 4.5V≰⁄ <sub>DD</sub> €.0V | $ \begin{array}{l} f_{OSC} = 32 \text{kHz} \\ f_{OSC} = 1 \text{MHz} \\ f_{OSC} = 2 \text{MHz} \\ f_{OSC} = 4 \text{MHz} \\ f_{OSC} = 8 \text{MHz} \end{array} $      | 0.5<br>1.3<br>1.6<br>2.2<br>3.3 | 0.7<br>1.7<br>2.4<br>3.3<br>4.8 | mA   |
| .00    | Supply current in RUN mode <sup>3)</sup><br>(see Figure 36 & Figure 37) | 3V≰⁄ <sub>DD</sub> â.6V   | $ \begin{array}{l} f_{OSC} = 32 \text{ HHz} \\ f_{OSC} = 1 \text{ MHz} \\ f_{OSC} = 2 \text{ MHz} \\ f_{OSC} = 4 \text{ MHz} \\ f_{OSC} = 8 \text{ MHz} \end{array} $ | 0.3<br>0.6<br>0.9<br>1.0<br>1.8 | 0.4<br>0.8<br>1.2<br>1.5<br>2.3 |      |

#### Notes:

- 1. Typical data are based on  $T_A=25^{\circ}C$ ,  $V_{DD}=5V$  (4.5V $\checkmark D_D$ \$.0V range) and  $V_{DD}=3.3V$  (3V $\checkmark D_D$ \$.6V range).
- 2. Data based on characterization results, tested in production at V<sub>DD</sub> max. and f<sub>OSC</sub> max.
- CPU running with memory access, all I/O pins in input with pull-up mode (no load), all peripherals in reset state; clock input (OSC<sub>IN</sub>) driven by external square wave, OSG and LVD disabled, option bytes not programmed.

#### Figure 36. Typical I<sub>DD</sub> in RUN vs. f<sub>CPU</sub>



# Figure 37. Typical $I_{DD}$ in RUN vs. Temperature ( $V_{DD}$ = 5V)





# SUPPLY CURRENT CHARACTERISTICS (Cont'd)

#### 10.4.2 WAIT Modes

| Symbol | Parameter                                                                                      |                           |             | Conditions                                                                                                                                                       | Тур 1)                          | Max <sup>2)</sup>               | Unit |
|--------|------------------------------------------------------------------------------------------------|---------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|------|
|        | Supply current in WAIT mode <sup>3)</sup><br>Option bytes not programmed<br>(see Figure 38)    |                           | evices      |                                                                                                                                                                  | 330<br>350<br>370<br>410<br>480 | 550<br>600<br>650<br>700<br>800 |      |
|        | Supply current in WAIT mode <sup>3)</sup><br>Option bytes programmed to 00H<br>(see Figure 39) | 4.5V≰∕ <sub>DD</sub> €.0V | OTP d       | $ \begin{array}{l} f_{OSC} = 32 \text{kHz} \\ f_{OSC} = 1 \text{MHz} \\ f_{OSC} = 2 \text{MHz} \\ f_{OSC} = 4 \text{MHz} \\ f_{OSC} = 8 \text{MHz} \end{array} $ | 18<br>26<br>41<br>57<br>70      | 60<br>80<br>120<br>180<br>200   |      |
|        | Supply current in WAIT mode <sup>3)</sup><br>(see Figure 40)                                   |                           | ROM devices | $\begin{array}{l} f_{OSC}=32 \text{kHz} \\ f_{OSC}=1 \text{MHz} \\ f_{OSC}=2 \text{MHz} \\ f_{OSC}=4 \text{MHz} \\ f_{OSC}=8 \text{MHz} \end{array}$             | 190<br>210<br>240<br>280<br>350 | 300<br>350<br>400<br>500<br>600 |      |
| DD     | Supply current in WAIT mode <sup>3)</sup><br>Option bytes not programmed<br>(see Figure 38)    |                           | evices      |                                                                                                                                                                  | 80<br>90<br>100<br>120<br>150   | 120<br>140<br>150<br>200<br>250 | μΑ   |
|        | Supply current in WAIT mode <sup>3)</sup><br>Option bytes programmed to 00H<br>(see Figure 39) | 3V₫∕ <sub>DD</sub> Ձ.6V   | OTP d       |                                                                                                                                                                  | 5<br>8<br>16<br>18<br>20        | 30<br>40<br>50<br>60<br>100     |      |
|        | Supply current in WAIT mode <sup>3)</sup><br>Option bytes not programmed<br>(see Figure 40)    |                           | ROM devices | $\begin{array}{l} f_{OSC} = 32 \text{kHz} \\ f_{OSC} = 1 \text{MHz} \\ f_{OSC} = 2 \text{MHz} \\ f_{OSC} = 4 \text{MHz} \\ f_{OSC} = 8 \text{MHz} \end{array}$   | 60<br>65<br>80<br>100<br>130    | 100<br>110<br>120<br>150<br>210 |      |

#### Notes:

1. Typical data are based on T<sub>A</sub>=25°C, V<sub>DD</sub>=5V (4.5V $\pounds$ <sub>DD</sub> $\pounds$ .0V range) and V<sub>DD</sub>=3.3V (3V $\pounds$ <sub>DD</sub> $\pounds$ .6V range).

Data based on characterization results, tested in production at V<sub>DD</sub> max. and f<sub>OSC</sub> max.
 All I/O pins in input with pull-up mode (no load), all peripherals in reset state; clock input (OSC<sub>IN</sub>) driven by external square wave, OSG and LVD disabled.

# **10.5 CLOCK AND TIMING CHARACTERISTICS**

Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub>.

# 10.5.1 General Timings

| Symbol               | Parameter                            | Conditions              | Min  | Typ <sup>1)</sup> | Max    | Unit             |
|----------------------|--------------------------------------|-------------------------|------|-------------------|--------|------------------|
| +                    | Instruction evolution                |                         | 2    | 4                 | 5      | t <sub>CPU</sub> |
| <sup>L</sup> c(INST) |                                      | f <sub>CPU</sub> =8 MHz | 3.25 | 6.5               | 8.125  | μs               |
| +                    | Interrupt reaction time 2)           |                         | 6    |                   | 11     | t <sub>CPU</sub> |
| ۷(IT)                | $t_{v(IT)} = \Delta t_{c(INST)} + 6$ | f <sub>CPU</sub> =8 MHz | 9.75 |                   | 17.875 | μs               |

#### 10.5.2 External Clock Source

| Symbol  | Parameter                          | Conditions                                        | Min                             | Тур | Max                             | Unit |
|---------|------------------------------------|---------------------------------------------------|---------------------------------|-----|---------------------------------|------|
| VOSCINH | OSCIN input pin high level voltage | Soo Figuro 42                                     | $0.7 \mathrm{xV}_{\mathrm{DD}}$ |     | V <sub>DD</sub>                 | V    |
| VOSCINL | OSCIN input pin low level voltage  | See Figure 45                                     | V <sub>SS</sub>                 |     | $0.3 \mathrm{xV}_{\mathrm{DD}}$ | v    |
| ۱       | OSCx Input leakage current         | V <sub>SS</sub> ≸∕ <sub>IN</sub> ≸∕ <sub>DD</sub> |                                 |     | ± 2                             | μΑ   |

#### Notes:

1. Data based on typical application software.

2. Time measured between interrupt event and interrupt vector fetch.  $\Delta t_{c(INST)}$  is the number of  $t_{CPU}$  cycles needed to finish the current instruction execution.

#### Figure 43. Typical Application with an External Clock Source





# **10.6 MEMORY CHARACTERISTICS**

Subject to general operating conditions for V<sub>DD</sub>, f<sub>OSC</sub>, and T<sub>A</sub> unless otherwise specified.

#### 10.6.1 RAM and Hardware Registers

| Symbol          | Parameter                    | Conditions | Min | Тур | Max | Unit |
|-----------------|------------------------------|------------|-----|-----|-----|------|
| V <sub>RM</sub> | Data retention <sup>1)</sup> |            | 0.7 |     |     | V    |

#### 10.6.2 EPROM Program Memory

| Symbol           | Parameter                    | Conditions                          | Min | Тур | Max | Unit  |
|------------------|------------------------------|-------------------------------------|-----|-----|-----|-------|
| t <sub>ret</sub> | Data retention <sup>2)</sup> | T <sub>A</sub> =+55°C <sup>3)</sup> | 10  |     |     | years |

#### Figure 49. EPROM Retention Time vs. Temperature



#### Notes:

- Minimum V<sub>DD</sub> supply voltage without losing data stored in RAM (in STOP mode or under RESET) or in hardware registers (only in STOP mode). Guaranteed by construction, not tested in production.
- Data based on reliability test results and monitored in production. For OTP devices, data retention and programmability must be guaranteed by a screening procedure. Refer to Application Note AN886.
- 3. The data retention time increases when the T<sub>A</sub> decreases, see Figure 49.



# PACKAGE MECHANICAL DATA (Cont'd)

#### inches mm Dim Min Min Тур Max Тур Max Α 3.78 0.149 G1 A1 0.38 0.015 0.36 0.56 0.014 0.018 0.022 в 0.46 B1 1.14 1.37 1.78 0.045 0.054 0.070 С 0.20 0.25 0.36 0.008 0.010 0.014 D 19.86 20.32 20.78 0.782 0.800 0.818 D1 17.78 0.700 0.277 0.295 0.313 E1 7.04 7.49 7.95 2.54 0.100 е G 6.35 6.60 6.86 0.250 0.260 0.270 F1 G1 9.47 9.73 9.98 0.373 0.383 0.393 G2 1.02 0.040 B1 L 2.92 3.30 3.81 0.115 0.130 0.150 D1 s 1.27 0.050 CDIP16W D ø 4.22 0.166 Number of Pins Ν 16

# Figure 70. 16-Pin Ceramic Side-Brazed Dual In-Line Package



57



# TRANSFER OF CUSTOMER CODE (Cont'd)

# 11.6.2 ROM VERSION

The ST6200C, 01C and 03C are mask programmed ROM version of ST62T00C, T01 and T03C OTP devices.

They offer the same functionality as OTP devices, selecting as ROM options the options defined in the programmable option byte of the OTP version.





Note: ZPD15 is used for overvoltage protection

**ROM Readout Protection.** If the ROM READOUT PROTECTION option is selected, a protection fuse can be blown to prevent any access to the program memory content.

In case the user wants to blow this fuse, high voltage must be applied on the  $V_{\rm PP}$  pin.

Figure 74. Programming wave form

