



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Active                                                                                    |
|-------------------------|-------------------------------------------------------------------------------------------|
| Туре                    | Blackfin+                                                                                 |
| Interface               | CAN, DSPI, EBI/EMI, I <sup>2</sup> C, PPI, QSPI, SD/SDIO, SPI, SPORT, UART/USART, USB OTG |
| Clock Rate              | 400MHz                                                                                    |
| Non-Volatile Memory     | ROM (512kB)                                                                               |
| On-Chip RAM             | 512kB                                                                                     |
| Voltage - I/O           | 1.8V, 3.3V                                                                                |
| Voltage - Core          | 1.10V                                                                                     |
| Operating Temperature   | 0°C ~ 70°C (TA)                                                                           |
| Mounting Type           | Surface Mount                                                                             |
| Package / Case          | 88-VFQFN Exposed Pad, CSP                                                                 |
| Supplier Device Package | 88-LFCSP-VQ (12x12)                                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/analog-devices/adsp-bf704kcpz-4                      |
|                         |                                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- A similar buffer that interrupts on fractional buffers (for example, 1/2, 1/4).
- 1D DMA—uses a set of identical ping-pong buffers defined by a linked ring of two-word descriptor sets, each containing a link pointer and an address.
- 1D DMA—uses a linked list of 4 word descriptor sets containing a link pointer, an address, a length, and a configuration.
- 2D DMA—uses an array of one-word descriptor sets, specifying only the base DMA address.
- 2D DMA—uses a linked list of multi-word descriptor sets, specifying everything.

#### **Event Handling**

The processor provides event handling that supports both nesting and prioritization. Nesting allows multiple event service routines to be active simultaneously. Prioritization ensures that servicing of a higher-priority event takes precedence over servicing of a lower-priority event. The processor provides support for five different types of events:

- Emulation—An emulation event causes the processor to enter emulation mode, allowing command and control of the processor through the JTAG interface.
- Reset—This event resets the processor.
- Nonmaskable interrupt (NMI)—The NMI event can be generated either by the software watchdog timer, by the  $\overline{\rm NMI}$  input signal to the processor, or by software. The NMI event is frequently used as a power-down indicator to initiate an orderly shutdown of the system.
- Exceptions—Events that occur synchronously to program flow (in other words, the exception is taken before the instruction is allowed to complete). Conditions such as data alignment violations and undefined instructions cause exceptions.
- Interrupts Events that occur asynchronously to program flow. They are caused by input signals, timers, and other peripherals, as well as by an explicit software instruction.

#### System Event Controller (SEC)

The SEC manages the enabling, prioritization, and routing of events from each system interrupt or fault source. Additionally, it provides notification and identification of the highest priority active system interrupt request to the core and routes system fault sources to its integrated fault management unit. The SEC triggers core general-purpose interrupt IVG11. It is recommended that IVG11 be set to allow self-nesting. The four lower priority interrupts (IVG15-12) may be used for software interrupts.

#### Trigger Routing Unit (TRU)

The TRU provides system-level sequence control without core intervention. The TRU maps trigger masters (generators of triggers) to trigger slaves (receivers of triggers). Slave endpoints can be configured to respond to triggers in various ways. Common applications enabled by the TRU include:

- Automatically triggering the start of a DMA sequence after a sequence from another DMA channel completes
- Software triggering
- Synchronization of concurrent activities

#### General-Purpose I/O (GPIO)

Each general-purpose port pin can be individually controlled by manipulation of the port control, status, and interrupt registers:

- GPIO direction control register—Specifies the direction of each individual GPIO pin as input or output.
- GPIO control and status registers—A write one to modify mechanism allows any combination of individual GPIO pins to be modified in a single instruction, without affecting the level of any other GPIO pins.
- GPIO interrupt mask registers—Allow each individual GPIO pin to function as an interrupt to the processor. GPIO pins defined as inputs can be configured to generate hardware interrupts, while output pins can be triggered by software interrupts.
- GPIO interrupt sensitivity registers—Specify whether individual pins are level- or edge-sensitive and specify—if edge-sensitive—whether just the rising edge or both the rising and falling edges of the signal are significant.

#### Pin Interrupts

Every port pin on the processor can request interrupts in either an edge-sensitive or a level-sensitive manner with programmable polarity. Interrupt functionality is decoupled from GPIO operation. Three system-level interrupt channels (PINT0–3) are reserved for this purpose. Each of these interrupt channels can manage up to 32 interrupt pins. The assignment from pin to interrupt is not performed on a pin-by-pin basis. Rather, groups of eight pins (half ports) can be flexibly assigned to interrupt channels.

Every pin interrupt channel features a special set of 32-bit memory-mapped registers that enable half-port assignment and interrupt management. This includes masking, identification, and clearing of requests. These registers also enable access to the respective pin states and use of the interrupt latches, regardless of whether the interrupt is masked or not. Most control registers feature multiple MMR address entries to write-one-to-set or write-one-to-clear them individually.

#### **Pin Multiplexing**

The processor supports a flexible multiplexing scheme that multiplexes the GPIO pins with various peripherals. A maximum of 4 peripherals plus GPIO functionality is shared by each GPIO pin. All GPIO pins have a bypass path feature—that is, when the

#### Serial Peripheral Interface (SPI) Ports

The processors have three industry-standard SPI-compatible ports that allow it to communicate with multiple SPI-compatible devices.

The baseline SPI peripheral is a synchronous, four-wire interface consisting of two data pins, one device select pin, and a gated clock pin. The two data pins allow full-duplex operation to other SPI-compatible devices. An additional two (optional) data pins are provided to support quad SPI operation. Enhanced modes of operation such as flow control, fast mode, and dual I/O mode (DIOM) are also supported. In addition, a direct memory access (DMA) mode allows for transferring several words with minimal CPU interaction.

With a range of configurable options, the SPI ports provide a glueless hardware interface with other SPI-compatible devices in master mode, slave mode, and multimaster environments. The SPI peripheral includes programmable baud rates, clock phase, and clock polarity. The peripheral can operate in a multimaster environment by interfacing with several other devices, acting as either a master device or a slave device. In a multimaster environment, the SPI peripheral uses open-drain outputs to avoid data bus contention. The flow control features enable slow slave devices to interface with fast master devices by providing an SPI Ready pin which flexibly controls the transfers.

The SPI port's baud rate and clock phase/polarities are programmable, and it has integrated DMA channels for both transmit and receive data streams.

#### SPI Host Port (SPIHP)

The processor includes one SPI host port which may be used in conjunction with any available SPI port to enhance its SPI slave mode capabilities. The SPIHP allows a SPI host device access to memory-mapped resources of the processor through a SPI SRAM/FLASH style protocol. The following features are included:

- Direct read/write of memory and memory-mapped registers
- Support for pre-fetch for faster reads
- Support for SPI controllers that implement hardwarebased SPI memory protocol
- Error capture and reporting for protocol errors, bus errors, and over/underflow

#### **UART** Ports

The processor provides two full-duplex universal asynchronous receiver/transmitter (UART) ports, which are fully compatible with PC-standard UARTs. Each UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA-supported, asynchronous transfers of serial data. A UART port includes support for five to eight data bits, and none, even, or odd parity. Optionally, an additional address bit can be transferred to interrupt only addressed nodes in multi-drop bus (MDB) systems. A frame is terminated by a configurable number of stop bits. The UART ports support automatic hardware flow control through the clear to send (CTS) input and request to send (RTS) output with programmable assertion FIFO levels.

To help support the local interconnect network (LIN) protocols, a special command causes the transmitter to queue a break command of programmable bit length into the transmit buffer. Similarly, the number of stop bits can be extended by a programmable inter-frame space.

The capabilities of the UARTs are further extended with support for the Infrared Data Association (IrDA\*) serial infrared physical layer link specification (SIR) protocol.

#### 2-Wire Controller Interface (TWI)

The processor includes a 2-wire interface (TWI) module for providing a simple exchange method of control data between multiple devices. The TWI module is compatible with the widely used I<sup>2</sup>C bus standard. The TWI module offers the capabilities of simultaneous master and slave operation and support for both 7-bit addressing and multimedia data arbitration. The TWI interface utilizes two pins for transferring clock (TWI\_SCL) and data (TWI\_SDA) and supports the protocol at speeds up to 400k bits/sec. The TWI interface pins are compatible with 5 V logic levels.

Additionally, the TWI module is fully compatible with serial camera control bus (SCCB) functionality for easier control of various CMOS camera sensor devices.

#### Mobile Storage Interface (MSI)

The mobile storage interface (MSI) controller acts as the host interface for multimedia cards (MMC), secure digital memory cards (SD), and secure digital input/output cards (SDIO). The following list describes the main features of the MSI controller:

- Support for a single MMC, SD memory, and SDIO card
- Support for 1-bit and 4-bit SD modes
- Support for 1-bit, 4-bit, and 8-bit MMC modes
- Support for eMMC 4.5 embedded NAND flash devices
- Support for power management and clock control
- An eleven-signal external interface with clock, command, optional interrupt, and up to eight data lines
- Card interface clock generation from SCLK0 or SCLK1
- · SDIO interrupt and read wait features

#### **Controller Area Network (CAN)**

A CAN controller implements the CAN 2.0B (active) protocol. This protocol is an asynchronous communications protocol used in both industrial and automotive control systems. The CAN protocol is well suited for control applications due to its capability to communicate reliably over a network. This is because the protocol incorporates CRC checking, message error tracking, and fault node confinement.

Table 7. ADSP-BF70x 184-Ball CSP\_BGA Signal Descriptions (Continued)

| Signal Name | Description                                  | Port      | Pin Name      |
|-------------|----------------------------------------------|-----------|---------------|
| DMC0_DQ07   | DMC0 Data 7                                  | Not Muxed | DMC0_DQ07     |
| DMC0_DQ08   | DMC0 Data 8                                  | Not Muxed | DMC0_DQ08     |
| DMC0_DQ09   | DMC0 Data 9                                  | Not Muxed | DMC0_DQ09     |
| DMC0_DQ10   | DMC0 Data 10                                 | Not Muxed | DMC0_DQ10     |
| DMC0_DQ11   | DMC0 Data 11                                 | Not Muxed | DMC0_DQ11     |
| DMC0_DQ12   | DMC0 Data 12                                 | Not Muxed | DMC0_DQ12     |
| DMC0_DQ13   | DMC0 Data 13                                 | Not Muxed | DMC0_DQ13     |
| DMC0_DQ14   | DMC0 Data 14                                 | Not Muxed | DMC0_DQ14     |
| DMC0_DQ15   | DMC0 Data 15                                 | Not Muxed | DMC0_DQ15     |
| DMC0_LDM    | DMC0 Data Mask for Lower Byte                | Not Muxed | DMC0_LDM      |
| DMC0_LDQS   | DMC0 Data Strobe for Lower Byte              | Not Muxed | DMC0_LDQS     |
| DMC0_LDQS   | DMC0 Data Strobe for Lower Byte (complement) | Not Muxed | DMC0_LDQS     |
| DMC0_ODT    | DMC0 On-die termination                      | Not Muxed | DMC0_ODT      |
| DMC0_RAS    | DMC0 Row Address Strobe                      | Not Muxed | DMC0_RAS      |
| DMC0_UDM    | DMC0 Data Mask for Upper Byte                | Not Muxed | DMC0_UDM      |
| DMC0_UDQS   | DMC0 Data Strobe for Upper Byte              | Not Muxed | DMC0_UDQS     |
| DMC0_UDQS   | DMC0 Data Strobe for Upper Byte (complement) | Not Muxed | DMC0_UDQS     |
| DMC0 VREF   | DMC0 Voltage Reference                       | Not Muxed | DMC0 VREF     |
| DMC0 WE     | DMC0 Write Enable                            | Not Muxed | DMC0 WE       |
| GND         | Ground                                       | Not Muxed | GND           |
| GND HADC    | Ground HADC                                  | Not Muxed | GND HADC      |
| HADC0 VIN0  | HADC0 Analog Input at channel 0              | Not Muxed | HADC0 VIN0    |
| HADC0_VIN1  | HADC0 Analog Input at channel 1              | Not Muxed | HADC0_VIN1    |
| HADC0 VIN2  | HADC0 Analog Input at channel 2              | Not Muxed | HADC0 VIN2    |
| HADC0 VIN3  | HADC0 Analog Input at channel 3              | Not Muxed | HADC0 VIN3    |
| HADC0_VREFN | HADC0 Ground Reference for ADC               | Not Muxed | HADC0_VREFN   |
| HADC0_VREFP | HADC0 External Reference for ADC             | Not Muxed | HADC0_VREFP   |
| JTG_SWCLK   | TAPC0 Serial Wire Clock                      | Not Muxed | JTG_TCK_SWCLK |
| JTG_SWDIO   | TAPC0 Serial Wire DIO                        | Not Muxed | JTG_TMS_SWDIO |
| JTG_SWO     | TAPC0 Serial Wire Out                        | Not Muxed | JTG_TDO_SWO   |
| JTG_TCK     | TAPC0 JTAG Clock                             | Not Muxed | JTG_TCK_SWCLK |
| JTG_TDI     | TAPC0 JTAG Serial Data In                    | Not Muxed | JTG_TDI       |
| JTG_TDO     | TAPC0 JTAG Serial Data Out                   | Not Muxed | JTG_TDO_SWO   |
| JTG_TMS     | TAPC0 JTAG Mode Select                       | Not Muxed | JTG_TMS_SWDIO |
| JTG_TRST    | TAPC0 JTAG Reset                             | Not Muxed | JTG_TRST      |
| MSI0_CD     | MSI0 Card Detect                             | А         | PA_08         |
| MSI0_CLK    | MSI0 Clock                                   | С         | PC_09         |
| MSI0_CMD    | MSI0 Command                                 | с         | PC_05         |
| MSI0_D0     | MSI0 Data 0                                  | С         | PC_08         |
| MSI0_D1     | MSI0 Data 1                                  | С         | PC_04         |
| MSI0_D2     | MSI0 Data 2                                  | с         | PC_07         |
| MSI0_D3     | MSI0 Data 3                                  | С         | PC_06         |
| MSI0_D4     | MSI0 Data 4                                  | с         | PC_10         |
| MSI0_D5     | MSI0 Data 5                                  | с         | PC_11         |
| MSI0_D6     | MSI0 Data 6                                  | с         | PC_12         |
| MSI0 D7     | MSI0 Data 7                                  | С         | PC 13         |

| Signal Name | Description                | Port | Pin Name |
|-------------|----------------------------|------|----------|
| SMC0_ARE    | SMC0 Read Enable           | A    | PA_13    |
| SMC0_AWE    | SMC0 Write Enable          | A    | PA_14    |
| SMC0_D00    | SMC0 Data 0                | В    | PB_07    |
| SMC0_D01    | SMC0 Data 1                | В    | PB_06    |
| SMC0_D02    | SMC0 Data 2                | В    | PB_05    |
| SMC0_D03    | SMC0 Data 3                | В    | PB_04    |
| SMC0_D04    | SMC0 Data 4                | В    | PB_03    |
| SMC0_D05    | SMC0 Data 5                | В    | PB_02    |
| SMC0_D06    | SMC0 Data 6                | В    | PB_01    |
| SMC0_D07    | SMC0 Data 7                | В    | PB_00    |
| SMC0_D08    | SMC0 Data 8                | В    | PB_08    |
| SMC0_D09    | SMC0 Data 9                | В    | PB_09    |
| SMC0_D10    | SMC0 Data 10               | В    | PB_10    |
| SMC0_D11    | SMC0 Data 11               | В    | PB_11    |
| SMC0_D12    | SMC0 Data 12               | В    | PB_12    |
| SMC0_D13    | SMC0 Data 13               | В    | PB_13    |
| SMC0_D14    | SMC0 Data 14               | В    | PB_14    |
| SMC0_D15    | SMC0 Data 15               | В    | PB_15    |
| SPI0_CLK    | SPI0 Clock                 | В    | PB_00    |
| SPI0_CLK    | SPI0 Clock                 | С    | PC_04    |
| SPI0_D2     | SPI0 Data 2                | В    | PB_03    |
| SPI0_D2     | SPI0 Data 2                | С    | PC_08    |
| SPI0_D3     | SPI0 Data 3                | В    | PB_07    |
| SPI0_D3     | SPI0 Data 3                | С    | PC_09    |
| SPI0_MISO   | SPI0 Master In, Slave Out  | В    | PB_01    |
| SPI0_MISO   | SPI0 Master In, Slave Out  | С    | PC_06    |
| SPI0_MOSI   | SPI0 Master Out, Slave In  | В    | PB_02    |
| SPI0_MOSI   | SPI0 Master Out, Slave In  | С    | PC_07    |
| SPI0_RDY    | SPI0 Ready                 | A    | PA_06    |
| SPI0_SEL1   | SPI0 Slave Select Output 1 | A    | PA_05    |
| SPI0_SEL2   | SPI0 Slave Select Output 2 | A    | PA_06    |
| SPI0_SEL3   | SPI0 Slave Select Output 3 | С    | PC_11    |
| SPI0_SEL4   | SPI0 Slave Select Output 4 | В    | PB_04    |
| SPI0_SEL5   | SPI0 Slave Select Output 5 | В    | PB_05    |
| SPI0_SEL6   | SPI0 Slave Select Output 6 | В    | PB_06    |
| SPIO_SS     | SPI0 Slave Select Input    | A    | PA_05    |
| SPI1_CLK    | SPI1 Clock                 | A    | PA_00    |
| SPI1_MISO   | SPI1 Master In, Slave Out  | A    | PA_01    |
| SPI1_MOSI   | SPI1 Master Out, Slave In  | A    | PA_02    |
| SPI1_RDY    | SPI1 Ready                 | A    | PA_03    |
| SPI1_SEL1   | SPI1 Slave Select Output 1 | A    | PA_04    |
| SPI1_SEL2   | SPI1 Slave Select Output 2 | A    | PA_03    |
| SPI1_SEL3   | SPI1 Slave Select Output 3 | С    | PC_10    |
| SPI1_SEL4   | SPI1 Slave Select Output 4 | А    | PA_14    |
| SPI1_SS     | SPI1 Slave Select Input    | А    | PA_04    |
| SPI2_CLK    | SPI2 Clock                 | В    | PB_10    |

### Table 7. ADSP-BF70x 184-Ball CSP\_BGA Signal Descriptions (Continued)

#### Multiplexed Multiplexed Multiplexed Multiplexed Multiplexed Signal Name **Function 0 Function 1 Function 2** Function 3 Function Input Tap PC\_00 UART1\_TX SPT0\_AD1 PPI0\_D15 PC\_01 UART1\_RX SPT0\_BD1 PPI0\_D14 SMC0\_A09 TM0\_ACI4 PC\_02 UARTO\_RTS CAN0\_RX PPI0\_D13 SMC0\_A10 TM0\_ACI5/SYS\_ WAKE3 UARTO\_CTS PC\_03 CAN0\_TX PPI0\_D12 SMC0\_A11 TM0\_ACI0 PC\_04 SPT0\_BCLK SPI0\_CLK MSI0\_D1 SMC0\_A12 TM0\_ACLK0 SPT0\_AFS TM0\_TMR3 MSI0\_CMD PC\_05 PC\_06 SPT0\_BD0 SPI0\_MISO MSI0\_D3 SPI0\_MOSI MSI0\_D2 PC\_07 SPT0\_BFS TM0\_ACI2 MSI0\_D0 PC\_08 SPT0\_AD0 SPI0\_D2 SPI0\_D3 MSI0\_CLK PC\_09 SPT0\_ACLK TM0\_ACLK2 SPI1\_SEL3 PC\_10 SPT1\_BCLK MSI0\_D4 TM0\_ACLK1 SPI0\_SEL3 PC\_11 SPT1\_BFS MSI0\_D5 PC\_12 SPT1\_BD0 MSI0\_D6 PC\_13 SPT1\_BD1 MSI0\_D7 MSI0\_INT PC\_14 SPT1\_BTDV

#### Table 10. Signal Multiplexing for Port C

### GPIO MULTIPLEXING FOR 12 mm × 12 mm 88-LEAD LFCSP (QFN)

Table 12 through Table 14 identify the pin functions that aremultiplexed on the general-purpose I/O pins of the12 mm  $\times$  12 mm 88-Lead LFCSP (QFN) package.

#### Table 12. Signal Multiplexing for Port A

|             | Multiplexed | Multiplexed | Multiplexed | Multiplexed | Multiplexed            |
|-------------|-------------|-------------|-------------|-------------|------------------------|
| Signal Name | Function 0  | Function 1  | Function 2  | Function 3  | Function Input Tap     |
| PA_00       | SPI1_CLK    |             | TRACE0_D07  | SMC0_ABE0   |                        |
| PA_01       | SPI1_MISO   |             | TRACE0_D06  | SMC0_ABE1   |                        |
| PA_02       | SPI1_MOSI   |             | TRACE0_D05  | SMC0_AMS1   |                        |
| PA_03       | SPI1_SEL2   | SPI1_RDY    |             | SMC0_ARDY   |                        |
| PA_04       | SPI1_SEL1   | TM0_TMR7    | SPI2_RDY    | SMC0_A08    | SPI1_SS                |
| PA_05       | TM0_TMR0    | SPI0_SEL1   |             | SMC0_A07    | SPI0_SS                |
| PA_06       | TM0_TMR1    | SPI0_SEL2   | SPI0_RDY    | SMC0_A06    |                        |
| PA_07       | TM0_TMR2    | SPT1_BTDV   | SPT1_ATDV   | SMC0_A05    | CNT0_DG                |
| PA_08       | PPI0_D11    | MSI0_CD     | SPT1_ACLK   | SMC0_A01    |                        |
| PA_09       | PPI0_D10    | TM0_TMR4    | SPT1_AFS    | SMC0_A02    |                        |
| PA_10       | PPI0_D09    | TM0_TMR5    | SPT1_AD0    | SMC0_A03    |                        |
| PA_11       | PPI0_D08    | TM0_TMR6    | SPT1_AD1    | SMC0_A04    |                        |
| PA_12       | PPI0_FS1    | CAN1_RX     | SPT0_AFS    | SMC0_AOE    | TM0_ACI6/SYS_<br>WAKE4 |
| PA_13       | PPI0_FS2    | CAN1_TX     | SPT0_ACLK   | SMC0_ARE    | CNT0_ZM                |
| PA_14       | PPI0_CLK    | SPI1_SEL4   | SPT0_AD0    | SMC0_AWE    | TM0_ACLK5              |
| PA_15       | PPI0_FS3    | SPT0_ATDV   | SPT0_BTDV   | SMC0_AMS0   | CNT0_UD                |

#### Table 13. Signal Multiplexing for Port B

| Signal Name | Multiplexed<br>Function 0 | Multiplexed<br>Function 1 | Multiplexed<br>Function 2 | Multiplexed<br>Function 3 | Multiplexed<br>Function Input Tap |
|-------------|---------------------------|---------------------------|---------------------------|---------------------------|-----------------------------------|
| PB_00       | PPI0_D07                  | SPT1_BCLK                 | SPI0_CLK                  | SMC0_D07                  | TM0_ACLK3                         |
| PB_01       | PPI0_D06                  | SPT1_BFS                  | SPI0_MISO                 | SMC0_D06                  | TM0_ACI1                          |
| PB_02       | PPI0_D05                  | SPT1_BD0                  | SPI0_MOSI                 | SMC0_D05                  |                                   |
| PB_03       | PPI0_D04                  | SPT1_BD1                  | SPI0_D2                   | SMC0_D04                  |                                   |
| PB_04       | PPI0_D03                  | SPT0_BCLK                 | SPI0_SEL4                 | SMC0_D03                  | TM0_ACLK6                         |
| PB_05       | PPI0_D02                  | SPT0_BD0                  | SPI0_SEL5                 | SMC0_D02                  |                                   |
| PB_06       | PPI0_D01                  | SPT0_BFS                  | SPI0_SEL6                 | SMC0_D01                  | TM0_CLK                           |
| PB_07       | PPI0_D00                  | SPT0_BD1                  | SPI0_D3                   | SMC0_D00                  | SYS_WAKE0                         |
| PB_08       | UART0_TX                  | PPI0_D16                  | SPI2_SEL2                 | SMC0_D08                  | SYS_WAKE1                         |
| PB_09       | UARTO_RX                  | PPI0_D17                  | SPI2_SEL3                 | SMC0_D09                  | TM0_ACI3                          |
| PB_10       | SPI2_CLK                  |                           | TRACE0_CLK                | SMC0_D10                  | TM0_ACLK4                         |
| PB_11       | SPI2_MISO                 |                           | TRACE0_D04                | SMC0_D11                  |                                   |
| PB_12       | SPI2_MOSI                 |                           | TRACE0_D03                | SMC0_D12                  | SYS_WAKE2                         |
| PB_13       | SPI2_D2                   | UART1_RTS                 | TRACE0_D02                | SMC0_D13                  |                                   |
| PB_14       | SPI2_D3                   | UART1_CTS                 | TRACE0_D01                | SMC0_D14                  |                                   |
| PB_15       | SPI2_SEL1                 |                           | TRACE0_D00                | SMC0_D15                  | SPI2_SS                           |

### ADSP-BF70x DESIGNER QUICK REFERENCE

Table 15 provides a quick reference summary of pin related information for circuit board design. The columns in this table provide the following information:

- Signal Name: The Signal Name column in the table includes the signal name for every pin and (where applicable) the GPIO multiplexed pin function for every pin.
- Pin Type: The Type column in the table identifies the I/O type or supply type of the pin. The abbreviations used in this column are na (none), I/O (input/output), a (analog), s (supply), and g (ground).
- Driver Type: The Driver Type column in the table identifies the driver type used by the pin. The driver types are defined in the output drive currents section of this data sheet.
- Internal Termination: The Int Term column in the table specifies the termination present when the processor is not in the reset or hibernate state. The abbreviations used in this column are wk (weak keeper, weakly retains previous value driven on the pin), pu (pull-up), or pd (pull-down).
- Reset Termination: The Reset Term column in the table specifies the termination present when the processor is in the reset state. The abbreviations used in this column are wk (weak keeper, weakly retains previous value driven on the pin), pu (pull-up), or pd (pull-down).
- Reset Drive: The Reset Drive column in the table specifies the active drive on the signal when the processor is in the reset state.
- Hibernate Termination: The Hiber Term column in the table specifies the termination present when the processor is in the hibernate state. The abbreviations used in this column are wk (weak keeper, weakly retains previous value driven on the pin), pu (pull-up), or pd (pull-down).
- Hibernate Drive: The Hiber Drive column in the table specifies the active drive on the signal when the processor is in the hibernate state.

- Power Domain: The Power Domain column in the table specifies the power supply domain in which the signal resides.
- Description and Notes: The Description and Notes column in the table identifies any special requirements or characteristics for the signal. If no special requirements are listed the signal may be left unconnected if it is not used. Also, for multiplexed general-purpose I/O pins, this column identifies the functions available on the pin.

If an external pull-up or pull-down resistor is required for any signal, 100  $k\Omega$  is the maximum value that can be used unless otherwise noted.

Note that for Port A, Port B, and Port C (PA\_00 to PC\_14), when <u>SYS\_HWRST</u> is low, these pads are three-state. After <u>SYS\_HWRST</u> is released, but before code execution begins, these pins are internally pulled up. Subsequently, the state depends on the input enable and output enable which are controlled by software.

Software control of internal pull-ups works according to the following settings in the PADS\_PCFG0 register. When PADS\_PCFG0 = 0: For PA\_15:PA\_00, PB\_15:PB\_00, and PC\_14:PC\_00, the internal pull-up is enabled when both the input enable and output enable of a particular pin are deasserted. When PADS\_PCFG0 = 1: For PA\_15:PA\_00, PB\_15:PB\_00, and PC\_14:PC\_00, the internal pull-up is enabled as long as the output enable of a particular pin is deasserted.

There are some exceptions to this scheme:

- Internal pull-ups are always disabled if MSI mode is selected for that signal.
- The following signals enabled the internal pull-down when the output enable is de-asserted: <u>SMC0\_AMS[1:0]</u>, <u>SMC0\_ARE</u>, <u>SMC0\_AWE</u>, <u>SMC0\_AOE</u>, <u>SMC0\_ARDY</u>, <u>SPI0\_SEL[6:1]</u>, <u>SPI1\_SEL[4:1]</u>, and <u>SPI2\_SEL[3:1]</u>.

|             |      | Driver | Int  | Reset | Reset | Hiber | Hiber | Power   | Description          |
|-------------|------|--------|------|-------|-------|-------|-------|---------|----------------------|
| Signal Name | Туре | Туре   | Term | Term  | Drive | Term  | Drive | Domain  | and Notes            |
| DMC0_A00    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 0 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |
| DMC0_A01    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 1 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |
| DMC0_A02    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 2 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |
| DMC0_A03    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 3 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |
| DMC0_A04    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 4 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |
| DMC0_A05    | I/O  | В      | none | none  | none  | none  | none  | VDD_DMC | Desc: DMC0 Address 5 |
|             |      |        |      |       |       |       |       |         | Notes: No notes.     |

#### Table 15. ADSP-BF70x Designer Quick Reference

| Signal Name | Туре | Driver<br>Type | lnt<br>Term | Reset<br>Term | Reset<br>Drive | Hiber<br>Term | Hiber<br>Drive | Power<br>Domain | Description<br>and Notes                       |
|-------------|------|----------------|-------------|---------------|----------------|---------------|----------------|-----------------|------------------------------------------------|
| VDD_OTP     | s    | na             | none        | none          | none           | none          | none           | na              | Desc: VDD for OTP                              |
|             |      |                |             |               |                |               |                |                 | Notes: Must be powered.                        |
| VDD_RTC     | s    | na             | none        | none          | none           | none          | none           | na              | Desc: VDD for RTC                              |
|             |      |                |             |               |                |               |                |                 | Notes: If RTC is not used, connect to ground.  |
| VDD_USB     | s    | na             | none        | none          | none           | none          | none           | na              | Desc: VDD for USB                              |
|             |      |                |             |               |                |               |                |                 | Notes: If USB is not used, connect to VDD_EXT. |

Table 15. ADSP-BF70x Designer Quick Reference (Continued)

#### Asynchronous Flash Read

Table 33 and Figure 12 show asynchronous flash memory read timing, related to the static memory controller (SMC).

#### Table 33. Asynchronous Flash Read

|                                |                                                                             | V <sub>DD_EX</sub><br>1.8 V/3.3 V N | r<br>ominal |      |
|--------------------------------|-----------------------------------------------------------------------------|-------------------------------------|-------------|------|
| Parameter                      |                                                                             | Min                                 | Max         | Unit |
| Switching Char                 | acteristics                                                                 |                                     |             |      |
| t <sub>amsadv</sub>            | SMC0_Ax (Address)/SMC0_AMSx Assertion Before SMC0_NORDV<br>Low <sup>1</sup> | $PREST \times t_{SCLK0} - 2$        |             | ns   |
| t <sub>WADV</sub>              | SMC0_NORDV Active Low Width <sup>2</sup>                                    | $RST \times t_{SCLK0} - 2$          |             | ns   |
| t <sub>DADVARE</sub>           | SMC0_ARE Low Delay From SMC0_NORDV High <sup>3</sup>                        | $PREAT \times t_{SCLK0} - 2$        |             | ns   |
| t <sub>HARE</sub>              | Output <sup>4</sup> Hold After SMC0_ARE High <sup>5</sup>                   | $RHT \times t_{SCLK0} - 2$          |             | ns   |
| t <sub>WARE</sub> <sup>6</sup> | SMC0_ARE Active Low Width <sup>7</sup>                                      | $RAT \times t_{SCLK0} - 2$          |             | ns   |

<sup>1</sup> PREST value set using the SMC\_BxETIM.PREST bits.

<sup>2</sup> RST value set using the SMC\_BxTIM.RST bits.

<sup>3</sup> PREAT value set using the SMC\_BxETIM.PREAT bits.

<sup>4</sup>Output signals are SMC0\_Ax, <u>SMC0\_AMS</u>, <u>SMC0\_AOE</u>.

<sup>5</sup> RHT value set using the SMC\_BxTIM.RHT bits.

<sup>6</sup>SMC0\_BxCTL.ARDYEN bit = 0.

 $^7\,\rm RAT$  value set using the SMC\_BxTIM.RAT bits.



Figure 12. Asynchronous Flash Read

#### Asynchronous Flash Write

Table 37 and Figure 16 show asynchronous flash memory write timing, related to the static memory controller (SMC).

#### Table 37. Asynchronous Flash Write

|                                |                                                         | 1.8V                                |     |      |
|--------------------------------|---------------------------------------------------------|-------------------------------------|-----|------|
| Parameter                      |                                                         | Min                                 | Max | Unit |
| Switching Cha                  | aracteristics                                           |                                     |     |      |
| t <sub>AMSADV</sub>            | SMC0_Ax/SMC0_AMSx Assertion Before ADV Low <sup>1</sup> | $PREST \times t_{SCLK0}$ –          | - 2 | ns   |
| t <sub>DADVAWE</sub>           | SMC0_AWE Low Delay From ADV High <sup>2</sup>           | $PREAT \times t_{SCLK0}$ -          | - 4 | ns   |
| $\mathbf{t}_{WADV}$            | NR_ADV Active Low Width <sup>3</sup>                    | WST $\times$ t <sub>SCLK0</sub> – 2 | 2   | ns   |
| t <sub>HAWE</sub>              | Output <sup>4</sup> Hold After SMC0_AWE High⁵           | $WHT \times t_{SCLK0}$              |     | ns   |
| t <sub>WAWE</sub> <sup>6</sup> | SMC0_AWE Active Low Width <sup>7</sup>                  | WAT $\times$ t <sub>SCLK0</sub> – 2 |     | ns   |

<sup>1</sup> PREST value set using the SMC\_BxETIM.PREST bits.

<sup>2</sup> PREAT value set using the SMC\_BxETIM.PREAT bits.

<sup>3</sup>WST value set using the SMC\_BxTIM.WST bits.

<sup>4</sup>Output signals are DATA, SMC0\_Ax, <u>SMC0\_AMSx</u>, <u>SMC0\_ABEx</u>.

<sup>5</sup> WHT value set using the SMC\_BxTIM.WHT bits.

<sup>6</sup> SMC\_BxCTL.ARDYEN bit = 0.

 $^7\,\rm WAT$  value set using the SMC\_BxTIM.WAT bits.





#### **All Accesses**

Table 38 describes timing that applies to all memory accesses, related to the static memory controller (SMC).

#### Table 38. All Accesses

|                   |                          | V <sub>DD_</sub><br>1.8 V No     | <sup>хт</sup><br>minal | V <sub>DD</sub> _<br>3.3 V No    |     |      |
|-------------------|--------------------------|----------------------------------|------------------------|----------------------------------|-----|------|
| Parameter         |                          | Min                              | Max                    | Min                              | Max | Unit |
| Switching         | Characteristic           |                                  |                        |                                  |     |      |
| t <sub>TURN</sub> | SMC0_AMSx Inactive Width | $(IT + TT) \times t_{SCLK0} - 2$ |                        | $(IT + TT) \times t_{SCLK0} - 2$ |     | ns   |

#### Mobile DDR SDRAM Read Cycle Timing

Table 43 and Figure 21 show mobile DDR SDRAM read cycle timing, related to the dynamic memory controller (DMC).

#### Table 43. Mobile DDR SDRAM Read Cycle Timing, $V_{\text{DD}\_\text{DMC}}$ Nominal 1.8 V

|                     |                                                                      |     | 200 MHz |                 |
|---------------------|----------------------------------------------------------------------|-----|---------|-----------------|
| Parameter           |                                                                      | Min | Max     | Unit            |
| Timing Requirements |                                                                      |     |         |                 |
| t <sub>QH</sub>     | DMC0_DQ, DMC0_DQS Output Hold Time From DMC0_DQS                     | 1.5 |         | ns              |
| t <sub>DQSQ</sub>   | DMC0_DQS-DMC0_DQ Skew for DMC0_DQS and Associated<br>DMC0_DQ Signals |     | 0.7     | ns              |
| t <sub>RPRE</sub>   | Read Preamble                                                        | 0.9 | 1.1     | t <sub>CK</sub> |
| t <sub>RPST</sub>   | Read Postamble                                                       | 0.4 | 0.6     | t <sub>CK</sub> |



Figure 21. Mobile DDR SDRAM Controller Input AC Timing

#### Mobile DDR SDRAM Write Cycle Timing

Table 44 and Figure 22 show mobile DDR SDRAM write cycle timing, related to the dynamic memory controller (DMC).

#### Table 44. Mobile DDR SDRAM Write Cycle Timing, $V_{DD_{-}DMC}$ Nominal 1.8 V

|                                |                                                                |      | 200 MHz |                 |
|--------------------------------|----------------------------------------------------------------|------|---------|-----------------|
| Parameter                      |                                                                | Min  | Max     | Unit            |
| Switching Chard                | acteristics                                                    |      |         |                 |
| t <sub>DQSS</sub> <sup>1</sup> | DMC0_DQS Latching Rising Transitions to Associated Clock Edges | 0.75 | 1.25    | t <sub>CK</sub> |
| t <sub>DS</sub>                | Last Data Valid to DMC0_DQS Delay (Slew > 1 V/ns)              | 0.48 |         | ns              |
| t <sub>DH</sub>                | DMC0_DQS to First Data Invalid Delay (Slew > 1 V/ns)           | 0.48 |         | ns              |
| t <sub>DSS</sub>               | DMC0_DQS Falling Edge to Clock Setup Time                      | 0.2  |         | t <sub>CK</sub> |
| t <sub>DSH</sub>               | DMC0_DQS Falling Edge Hold Time From DMC0_CK                   | 0.2  |         | t <sub>CK</sub> |
| t <sub>DQSH</sub>              | DMC0_DQS Input High Pulse Width                                | 0.4  |         | t <sub>CK</sub> |
| t <sub>DQSL</sub>              | DMC0_DQS Input Low Pulse Width                                 | 0.4  |         | t <sub>CK</sub> |
| t <sub>WPRE</sub>              | Write Preamble                                                 | 0.25 |         | t <sub>CK</sub> |
| t <sub>WPST</sub>              | Write Postamble                                                | 0.4  |         | t <sub>CK</sub> |
| t <sub>IPW</sub>               | Address and Control Output Pulse Width                         | 2.3  |         | ns              |
| t <sub>DIPW</sub>              | DMC0_DQ and DMC0_DM Output Pulse Width                         | 1.8  |         | ns              |

<sup>1</sup> Write command to first DMC0\_DQS delay =  $WL \times t_{CK} + t_{DQSS}$ .



Figure 22. Mobile DDR SDRAM Controller Output AC Timing

#### Debug Interface (JTAG Emulation Port) Timing

Table 48 and Figure 26 provide I/O timing, related to the debug interface (JTAG emulator port).

#### Table 48. JTAG Port Timing

|                    |                                                                |     | V <sub>DD_EXT</sub><br>1.8V Nominal |     | V <sub>DD_EXT</sub><br>3.3 V Nominal |                  |
|--------------------|----------------------------------------------------------------|-----|-------------------------------------|-----|--------------------------------------|------------------|
| Parameter          |                                                                | Min | Max                                 | Min | Max                                  | Unit             |
| Timing Requireme   | nts                                                            |     |                                     |     |                                      |                  |
| t <sub>TCK</sub>   | JTG_TCK Period                                                 | 20  |                                     | 20  |                                      | ns               |
| t <sub>STAP</sub>  | JTG_TDI, JTG_TMS Setup Before JTG_TCK High                     | 5   |                                     | 4   |                                      | ns               |
| t <sub>HTAP</sub>  | JTG_TDI, JTG_TMS Hold After JTG_TCK High                       | 4   |                                     | 4   |                                      | ns               |
| t <sub>ssys</sub>  | System Inputs Setup Before JTG_TCK High <sup>1</sup>           | 4   |                                     | 4   |                                      | ns               |
| t <sub>HSYS</sub>  | System Inputs Hold After JTG_TCK High <sup>1</sup>             | 4   |                                     | 4   |                                      | ns               |
| t <sub>TRSTW</sub> | JTG_TRST Pulse Width (Measured in JTG_TCK Cycles) <sup>2</sup> | 4   |                                     | 4   |                                      | t <sub>TCK</sub> |
| Switching Charact  | eristics                                                       |     |                                     |     |                                      |                  |
| t <sub>DTDO</sub>  | JTG_TDO Delay From JTG_TCK Low                                 |     | 16.5                                |     | 14.5                                 | ns               |
| t <sub>DSYS</sub>  | System Outputs Delay After JTG_TCK Low <sup>3</sup>            |     | 18                                  |     | 16.5                                 | ns               |
| t <sub>DTMS</sub>  | TMS Delay After TCK High in SWD Mode                           | 3.5 | 16.5                                | 3.5 | 14.5                                 | ns               |

<sup>1</sup> System inputs = DMC0\_DQxx, DMC0\_LDQS, <u>DMC0\_LDQS</u>, DMC0\_UDQS, <u>DMC0\_UDQS</u>, PA\_xx, PB\_xx, PC\_xx, SYS\_BMODEx, <u>SYS\_HWRST</u>, <u>SYS\_FAULT</u>, <u>SYS\_NMI</u>, TWI0\_SCL, TWI0\_SDA, and SYS\_EXTWAKE.

<sup>2</sup> 50 MHz maximum.

<sup>3</sup> System outputs = DMC0\_Axx, DMC0\_BAx, DMC0\_CAS, DMC0\_CK, DMC0\_CK, DMC0\_CKE, DMC0\_CS0, DMC0\_DQxx, DMC0\_LDM, DMC0\_LDQS, DMC0\_LDQS, DMC0\_UDQS, DMC0\_WE, PA\_xx, PB\_xx, PC\_xx, SYS\_CLKOUT, SYS\_FAULT, SYS\_RESOUT, and SYS\_NMI.



Figure 26. JTAG Port Timing

Table 58. SPI Port—ODM Slave Mode

|                           |                                                    | V <sub>DD_EXT</sub><br>1.8V Nominal |      | V <sub>DD_EXT</sub><br>3.3 V Nominal |      |      |
|---------------------------|----------------------------------------------------|-------------------------------------|------|--------------------------------------|------|------|
| Parameter                 |                                                    | Min                                 | Max  | Min                                  | Мах  | Unit |
| Switching Characteristics |                                                    |                                     |      |                                      |      |      |
| t <sub>HDSPIODMS</sub>    | SPI_CLK Edge to High Impedance from Data Out Valid | 2.5                                 |      | 2.5                                  |      | ns   |
| t <sub>DDSPIODMS</sub>    | SPI_CLK Edge to Data Out Valid from High Impedance |                                     | 17.5 |                                      | 14.5 | ns   |



Figure 36. ODM Slave

#### Universal Asynchronous Receiver-Transmitter (UART) Ports—Receive and Transmit Timing

The universal asynchronous receiver-transmitter (UART) ports receive and transmit operations are described in the *ADSP-BF70x Blackfin+ Processor Hardware Reference*.

#### Controller Area Network (CAN) Interface

The controller area network (CAN) interface timing is described in the ADSP-BF70x Blackfin+ Processor Hardware Reference.

#### Universal Serial Bus (USB) On-The-Go—Receive and Transmit Timing

Table 62 describes the universal serial bus (USB) on-the-go receive and transmit operations.

#### Table 62. USB On-The-Go—Receive and Transmit Timing

|                     |                                  | V <sub>D</sub><br>3.3 V N |     |      |
|---------------------|----------------------------------|---------------------------|-----|------|
| Parameter           |                                  | Min                       | Max | Unit |
| Timing Requirements |                                  |                           |     |      |
| f <sub>USBS</sub>   | USB_XI Frequency                 | 24                        | 24  | MHz  |
| fs <sub>USB</sub>   | USB_XI Clock Frequency Stability | -50                       | +50 | ppm  |



Figure 49. MSI Controller Timing



Figure 55. Driver Type B and Driver Type C (DDR Drive Strength 40  $\Omega$ )



Figure 56. Driver Type B and Driver Type C (DDR Drive Strength 50  $\Omega$ )



Figure 57. Driver Type B and Driver Type C (DDR Drive Strength  $60 \Omega$ )



Figure 58. Driver Type B and Driver Type C (DDR Drive Strength 34  $\Omega$ )





Figure 59. Driver Type B and Driver Type C (DDR Drive Strength 40  $\Omega$ )

Figure 60. Driver Type B and Driver Type C (DDR Drive Strength 50  $\Omega$ )

# ADSP-BF70x 184-BALL CSP\_BGA BALL ASSIGNMENTS (NUMERICAL BY BALL NUMBER)

Figure 69 shows an overview of signal placement on the 184-ball CSP\_BGA.

Table 67 lists the 184-ball CSP\_BGA package by ball number for the ADSP-BF70x. Table 68 lists the 184-ball CSP\_BGA package by signal.



Figure 69. 184-Ball CSP\_BGA Configuration

Table 70. ADSP-BF70x 12 mm × 12 mm 88 -Lead LFCSP (QFN) Lead Assignments (Alphabetical by Signal Name)

| Signal Name   | Lead No. | Signal Name | Lead No. | Signal Name | Lead No. | Signal Name | Lead No. |
|---------------|----------|-------------|----------|-------------|----------|-------------|----------|
| GND           | 76       | PB_00       | 52       | PC_07       | 5        | USB0_VBUS   | 34       |
| GND           | 89       | PB_01       | 48       | PC_08       | 3        | USB0_XTAL   | 31       |
| JTG_TCK_SWCLK | 85       | PB_02       | 47       | PC_09       | 2        | VDD_EXT     | 4        |
| JTG_TDI       | 86       | PB_03       | 46       | PC_10       | 1        | VDD_EXT     | 11       |
| JTG_TDO_SWO   | 83       | PB_04       | 45       | RTC0_CLKIN  | 21       | VDD_EXT     | 17       |
| JTG_TMS_SWDIO | 84       | PB_05       | 44       | RTC0_XTAL   | 20       | VDD_EXT     | 26       |
| JTG_TRST      | 87       | PB_06       | 43       | SYS_BMODE0  | 66       | VDD_EXT     | 41       |
| PA_00         | 88       | PB_07       | 42       | SYS_BMODE1  | 67       | VDD_EXT     | 50       |
| PA_01         | 80       | PB_08       | 40       | SYS_CLKIN   | 57       | VDD_EXT     | 55       |
| PA_02         | 78       | PB_09       | 39       | SYS_CLKOUT  | 12       | VDD_EXT     | 62       |
| PA_03         | 75       | PB_10       | 29       | SYS_EXTWAKE | 79       | VDD_EXT     | 72       |
| PA_04         | 74       | PB_11       | 28       | SYS_FAULT   | 65       | VDD_EXT     | 82       |
| PA_05         | 73       | PB_12       | 27       | SYS_HWRST   | 68       | VDD_INT     | 14       |
| PA_06         | 71       | PB_13       | 25       | SYS_NMI     | 77       | VDD_INT     | 30       |
| PA_07         | 70       | PB_14       | 24       | SYS_RESOUT  | 15       | VDD_INT     | 51       |
| PA_08         | 69       | PB_15       | 23       | SYS_XTAL    | 56       | VDD_INT     | 61       |
| PA_09         | 64       | PC_00       | 16       | TWI0_SCL    | 19       | VDD_INT     | 81       |
| PA_10         | 63       | PC_01       | 13       | TWI0_SDA    | 18       | VDD_OTP     | 49       |
| PA_11         | 60       | PC_02       | 10       | USB0_CLKIN  | 32       | VDD_RTC     | 22       |
| PA_12         | 59       | PC_03       | 9        | USB0_DM     | 37       | VDD_USB     | 36       |
| PA_13         | 58       | PC_04       | 8        | USB0_DP     | 35       |             |          |
| PA_14         | 54       | PC_05       | 7        | USB0_ID     | 33       |             |          |
| PA_15         | 53       | PC_06       | 6        | USB0_VBC    | 38       |             |          |

#### **ORDERING GUIDE**

|                    |                 |             | Temperature        |                     | Package  |
|--------------------|-----------------|-------------|--------------------|---------------------|----------|
| Model <sup>1</sup> | Max. Core Clock | L2 SRAM     | Grade <sup>2</sup> | Package Description | Option   |
| ADSP-BF700KCPZ-1   | 100 MHz         | 128K bytes  | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF700KCPZ-2   | 200 MHz         | 128K bytes  | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF700BCPZ-2   | 200 MHz         | 128K bytes  | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF701KBCZ-1   | 100 MHz         | 128K bytes  | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF701KBCZ-2   | 200 MHz         | 128K bytes  | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF701BBCZ-2   | 200 MHz         | 128K bytes  | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF702KCPZ-3   | 300 MHz         | 256K bytes  | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF702BCPZ-3   | 300 MHz         | 256K bytes  | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF702KCPZ-4   | 400 MHz         | 256K bytes  | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF702BCPZ-4   | 400 MHz         | 256K bytes  | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF703KBCZ-3   | 300 MHz         | 256K bytes  | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF703BBCZ-3   | 300 MHz         | 256K bytes  | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF703KBCZ-4   | 400 MHz         | 256K bytes  | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF703BBCZ-4   | 400 MHz         | 256K bytes  | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF704KCPZ-3   | 300 MHz         | 512K bytes  | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF704BCPZ-3   | 300 MHz         | 512K bytes  | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF704KCPZ-4   | 400 MHz         | 512K bytes  | 0C to +70C         | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF704BCPZ-4   | 400 MHz         | 512K bytes  | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF705KBCZ-3   | 300 MHz         | 512K bytes  | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF705BBCZ-3   | 300 MHz         | 512K bytes  | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF705KBCZ-4   | 400 MHz         | 512K bytes  | 0C to +70C         | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF705BBCZ-4   | 400 MHz         | 512K bytes  | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF706KCPZ-3   | 300 MHz         | 1024K bytes | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF706BCPZ-3   | 300 MHz         | 1024K bytes | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF706KCPZ-4   | 400 MHz         | 1024K bytes | 0°C to +70°C       | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF706BCPZ-4   | 400 MHz         | 1024K bytes | –40°C to +85°C     | 88-Lead LFCSP_VQ    | CP-88-8  |
| ADSP-BF707KBCZ-3   | 300 MHz         | 1024K bytes | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF707BBCZ-3   | 300 MHz         | 1024K bytes | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF707KBCZ-4   | 400 MHz         | 1024K bytes | 0°C to +70°C       | 184-Ball CSP_BGA    | BC-184-1 |
| ADSP-BF707BBCZ-4   | 400 MHz         | 1024K bytes | –40°C to +85°C     | 184-Ball CSP_BGA    | BC-184-1 |

 $^{1}$ Z = RoHS Compliant Part.

 $^{2}$  Referenced temperature is ambient temperature. The ambient temperature is not a specification. See Operating Conditions on Page 50 for the junction temperature (T<sub>j</sub>) specification which is the only temperature specification.

©2015 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D12396-0-9/15(A)



www.analog.com