Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f324bj6t3 | |----------------------------|-----------------------------------------------------------------------| | Supplier Device Package | - | | Package / Case | 44-LQFP | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 125°C (TA) | | Oscillator Type | Internal | | Data Converters | A/D 12x10b | | Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V | | RAM Size | 1K x 8 | | EEPROM Size | - | | Program Memory Type | FLASH | | Program Memory Size | 32KB (32K x 8) | | Number of I/O | 32 | | Peripherals | LVD, POR, PWM, WDT | | Connectivity | SCI, SPI | | Speed | 8MHz | | Core Size | 8-Bit | | Core Processor | ST7 | | Product Status | Not For New Designs | | Details | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | | 9.1 | Introdu | ction | 58 | |----|------|----------|----------------------------------------------------------|----| | | 9.2 | Function | onal description | 58 | | | | 9.2.1 | Input modes | 58 | | | | 9.2.2 | Output modes | 59 | | | | 9.2.3 | Alternate functions | 59 | | | 9.3 | I/O por | t implementation | 62 | | | 9.4 | Low po | wer modes | 62 | | | 9.5 | Interru | ots | 62 | | | | 9.5.1 | I/O port implementation | 63 | | 10 | On-c | hip peri | pherals | 65 | | | 10.1 | Watcho | dog timer (WDG) | 65 | | | | 10.1.1 | Introduction | 65 | | | | 10.1.2 | Main features | 65 | | | | 10.1.3 | Functional description | 65 | | | | 10.1.4 | How to program the Watchdog timeout | 66 | | | | 10.1.5 | Low power modes | 68 | | | | 10.1.6 | Hardware Watchdog option | 68 | | | | 10.1.7 | Using Halt mode with the WDG (WDGHALT option) | 68 | | | | 10.1.8 | Interrupts | 68 | | | | 10.1.9 | Control register (WDGCR) | 69 | | | 10.2 | Main cl | ock controller with real-time clock and beeper (MCC/RTC) | 69 | | | | 10.2.1 | Programmable CPU clock prescaler | 69 | | | | 10.2.2 | Clock-out capability | 70 | | | | 10.2.3 | Real-time clock (RTC) timer | 70 | | | | 10.2.4 | Beeper | 70 | | | | 10.2.5 | Low power modes | 71 | | | | 10.2.6 | Interrupts | 71 | | | | 10.2.7 | MCC registers | 71 | | | 10.3 | 16-bit t | imer | 74 | | | | 10.3.1 | Introduction | 74 | | | | 10.3.2 | Main features | 74 | | | | 10.3.3 | Functional description | 75 | | | | 10.3.4 | Low power modes | 88 | | | | 10.3.5 | Interrupts | 88 | | | | 10.3.6 | Summary of timer modes | 89 | ST72324B-Auto List of tables # **List of tables** | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------------|------| | Table 2. | Device pin description | | | Table 3. | Hardware register map | | | Table 4. | Sectors available in Flash devices | | | Table 5. | Flash control/status register address and reset value | | | Table 6. | Arithmetic management bits | | | Table 7. | Software interrupt bits | | | Table 8. | Interrupt software priority selection | | | Table 9. | ST7 clock sources | | | Table 10. | Effect of low power modes on SI | | | Table 11. | AVD interrupt control/wake-up capability | | | Table 12. | SICSR register description | | | Table 13. | Reset source flags | | | Table 14. | Interrupt software priority levels | | | Table 15. | CPU CC register interrupt bits description | | | Table 16. | Interrupt software priority levels | | | Table 17. | ISPRx interrupt vector correspondence | | | Table 18. | Dedicated interrupt instruction set | | | Table 19. | EICR register description | | | Table 20. | Interrupt sensitivity - ei2 | | | Table 21. | Interrupt sensitivity - ei3 | | | Table 22. | Interrupt sensitivity - ei0 | | | Table 23. | Interrupt sensitivity - ei1 | | | Table 24. | Nested interrupts register map and reset values | | | Table 25. | Interrupt mapping | | | Table 26. | MCC/RTC low power mode selection | | | Table 27. | DR register value and output pin status | | | Table 28. | I/O port mode options | | | Table 29. | I/O port configurations | | | Table 30. | Effect of low power modes on I/O ports | | | Table 31. | I/O port interrupt control/wake-up capability | | | Table 32. | Port configuration | | | Table 33. | I/O port register map and reset values | | | Table 34. | Effect of lower power modes on Watchdog | | | Table 35. | WDGCR register description | | | Table 36. | Watchdog timer register map and reset values | | | Table 37. | Effect of low power modes on MCC/RTC | . 71 | | Table 38. | MCC/RTC interrupt control/wake-up capability | . 71 | | Table 39. | MCCSR register description | | | Table 40. | Time base selection | | | Table 41. | MCCBCR register description | . 73 | | Table 42. | Beep frequency selection | | | Table 43. | Main clock controller register map and reset values | . 73 | | Table 44. | Input capture byte distribution | | | Table 45. | Output compare byte distribution | | | Table 46. | Effect of low power modes on 16-bit timer | | | Table 47. | 16-bit timer interrupt control/wake-up capability | | | Table 48. | Summary of timer modes | | ST72324B-Auto Pin description ## 2 Pin description Figure 2. 44-pin LQFP package pinout Figure 3. 32-pin LQFP package pinout See Section 12: Electrical characteristics on page 145 for external pin connection quidelines. Pin description ST72324B-Auto Refer to *Section 9: I/O ports on page 58* for more details on the software configuration of the I/O ports. The reset configuration of each pin is shown in bold. This configuration is valid as long as the device is in reset state. Table 2. Device pin description | Pin | | | | Le | Level Port | | | | | | | | | | |--------|--------|----------------------------------|------|----------------|------------|-------|-----|------|-----|------------|--------------|------------------------|------------------------------------|------------------------| | N | 0. | | ed. | | + | | li | nput | | Out | put | Main function | Altornote | function | | LQFP44 | LQFP32 | Name | Туре | Input | Output | float | ndw | int | ana | ОО | ЬР | (after<br>reset) | | | | 6 | 30 | PB4 (HS) | I/O | C <sub>T</sub> | HS | X | | ei3 | | Х | Х | Port B4 | | | | 7 | 31 | PD0/AIN0 | I/O | C <sub>T</sub> | | X | Х | | Х | Х | Х | Port D0 | ADC analog | input 0 | | 8 | 32 | PD1/AIN1 | I/O | C <sub>T</sub> | | X | Х | | Х | Х | Х | Port D1 | ADC analog | input 1 | | 9 | - | PD2/AIN2 | I/O | $C_{T}$ | | X | Х | | Х | Χ | Х | Port D2 | ADC analog | input 2 | | 10 | - | PD3/AIN3 | I/O | C <sub>T</sub> | | X | Х | | Х | Χ | Х | Port D3 | ADC analog | input 3 | | 11 | - | PD4/AIN4 | I/O | $C_{T}$ | | X | Х | | Х | Χ | Х | Port D4 | ADC analog | input 4 | | 12 | - | PD5/AIN5 | I/O | $C_{T}$ | | X | Х | | Х | Χ | Х | Port D5 | ADC analog | input 5 | | 13 | 1 | V <sub>AREF</sub> <sup>(1)</sup> | S | | | | | | | | | Analog ref | erence voltag | e for ADC | | 14 | 2 | V <sub>SSA</sub> <sup>(1)</sup> | S | | | | | | | Analog gro | ound voltage | | | | | 15 | 3 | PF0/MCO/AIN8 | I/O | СТ | | X | | ei1 | Х | Х | Х | Port F0 | Main clock out (f <sub>CPU</sub> ) | ADC analog input 8 | | 16 | 4 | PF1 (HS)/BEEP | I/O | C <sub>T</sub> | HS | Х | | ei1 | | Х | Х | Port F1 | Beep signal output | | | 17 | - | PF2 (HS) | I/O | C <sub>T</sub> | HS | Х | | ei1 | | Х | Х | Port F2 | | | | 18 | 5 | PF4/OCMP1_A<br>/AIN10 | I/O | СТ | | x | х | | Х | Х | х | Port F4 | Timer A output compare 1 | ADC analog<br>Input 10 | | 19 | 6 | PF6<br>(HS)/ICAP1_A | I/O | СТ | HS | х | Х | | | х | х | Port F6 | Timer A inpu | ıt capture 1 | | 20 | 7 | PF7<br>(HS)/EXTCLK_A | I/O | C <sub>T</sub> | HS | х | Х | | | Х | Х | Port F7 | Timer A exte | ernal clock | | 21 | 1 | $V_{DD_0}^{(1)}$ | S | | | | | | | | | Digital mai | in supply volta | age | | 22 | - | V <sub>SS_0</sub> <sup>(1)</sup> | S | | | | | | | | | Digital ground voltage | | | | 23 | 8 | PC0/OCMP2_B<br>/AIN12 | I/O | СТ | | x | х | | Х | Х | х | Port C0 | Timer B<br>output<br>compare 2 | ADC analog input 12 | | 24 | 9 | PC1/OCMP1_B<br>/AIN13 | I/O | СТ | | x | х | | х | Х | х | Port C1 | Timer B output compare 1 | ADC analog input 13 | | 25 | 10 | PC2<br>(HS)/ICAP2_B | I/O | СТ | HS | x | X | | Х | х | Port C2 | Timer B inpu | ıt capture 2 | | ST72324B-Auto Interrupts When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one. Note: 1 The hardware priority is exclusive while the software one is not. This allows the previous process to succeed with only one interrupt. 2 Reset and TRAP can be considered as having the highest software priority in the decision process. ### 7.2.2 Different interrupt vector sources Two interrupt source types are managed by the ST7 interrupt controller: the non-maskable type (reset, TRAP) and the maskable type (external or from internal peripherals). ### 7.2.3 Non-maskable sources These sources are processed regardless of the state of the I1 and I0 bits of the CC register (see *Figure 16*). After stacking the PC, X, A and CC registers (except for reset), the corresponding vector is loaded in the PC register and the I1 and I0 bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit Halt mode. ### TRAP (non-maskable software interrupt) This software interrupt is serviced when the TRAP instruction is executed. It will be serviced according to the flowchart in *Figure 16*. #### Reset The reset source has the highest priority in the ST7. This means that the first current routine has the highest software priority (level 3) and the highest hardware priority. See the reset chapter for more details. ### 7.2.4 Maskable sources Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (I1 and I0 in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending. ### **External interrupts** External interrupts allow the processor to Exit from Halt low power mode. External interrupt sensitivity is software selectable through the External Interrupt Control register (EICR). External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If several input pins of a group connected to the same interrupt line are selected simultaneously, these will be logically ORed. ### Peripheral interrupts Usually the peripheral interrupts cause the MCU to Exit from Halt mode except those mentioned in *Table 25: Interrupt mapping*. A peripheral interrupt occurs when a specific flag is set in the peripheral status registers and if the corresponding enable bit is set in the Interrupts ST72324B-Auto They can be also set/cleared by software with the RIM, SIM, HALT, WFI, IRET and PUSH/POP instructions (see *Table 18: Dedicated interrupt instruction set*). ## 7.5.2 Interrupt software priority registers (ISPRx) | ISPRx | | | | | | Reset va | alue: 1111 | 1111 (FFh) | |-------|-------|-------|-------|-------|-------|----------|------------|------------| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ISPR0 | l1_3 | 10_3 | l1_2 | 10_2 | l1_1 | 10_1 | l1_0 | 10_0 | | ISPR1 | l1_7 | 10_7 | l1_6 | 10_6 | l1_5 | 10_5 | l1_4 | 10_4 | | ISPR2 | l1_11 | I0_11 | l1_10 | I0_10 | l1_9 | 10_9 | l1_8 | 10_8 | | | R/W | ISPR3 | 1 | 1 | 1 | 1 | l1_13 | 10_13 | l1_12 | 10_12 | | | RO | RO | RO | RO | R/W | R/W | R/W | R/W | These four registers contain the interrupt software priority of each interrupt vector. Each interrupt vector (except reset and TRAP) has corresponding bits in these registers where its own software priority is stored. This correspondence is shown in the following *Table 17*. Table 17. ISPRx interrupt vector correspondence | Vector address | ISPRx bits | |----------------|----------------------| | FFFBh-FFFAh | I1_0 and I0_0 bits | | FFF9h-FFF8h | I1_1 and I0_1 bits | | | | | FFE1h-FFE0h | I1_13 and I0_13 bits | - Each I1\_x and I0\_x bit value in the ISPRx registers has the same meaning as the I1 and I0 bits in the CC register. - Level 0 cannot be written (I1\_x = 1, I0\_x = 0). In this case, the previously stored value is kept (for example, previous value = CFh, write = 64h, result = 44h). The reset, and TRAP vectors have no software priorities. When one is serviced, the I1 and I0 bits of the CC register are both set. ### Caution: If the $11_x$ and $10_x$ bits are modified while the interrupt x is executed the following behavior has to be considered: If the interrupt x is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt x is re-entered. Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt x). Table 18. Dedicated interrupt instruction set<sup>(1)</sup> | Instruction | New description | Function/example | l1 | Н | 10 | Ν | Z | С | |-------------|--------------------|------------------|----|---|----|---|---|---| | HALT | Entering HALT mode | | 1 | | 0 | | | | On-chip peripherals ST72324B-Auto If the timer clock is an external clock, the formula is: $$\Delta OCiR = \Delta t * f_{EXT}$$ #### Where: $\Delta t$ = Output compare period (in seconds) $f_{EXT}$ = External timer clock frequency (in hertz) Clearing the output compare interrupt request (that is, clearing the OCFi bit) is done by: - 1. Reading the SR register while the OCF i bit is set. - 2. An access (read or write) to the OC/LR register. The following procedure is recommended to prevent the OCF*i* bit from being set between the time it is read and the write to the OC*i*R register: - Write to the OCiHR register (further compares are inhibited). - Read the SR register (first step of the clearance of the OCFi bit, which may be already set). - Write to the OC/LR register (enables the output compare function and clears the OCFi bit). Note: 1 After a processor write cycle to the OCiHR register, the output compare function is inhibited until the OCiLR register is also written. - 2 If the OCiE bit is not set, the OCMPi pin is a general I/O port and the OLVLi bit will not appear when a match is found but an interrupt could be generated if the OCIE bit is set. - 3 In both internal and external clock modes, OCFi and OCMPi are set while the counter value equals the OCiR register value (see Figure 42 on page 83 for an example with $f_{CPU}/2$ and Figure 43 on page 83 for an example with $f_{CPU}/4$ ). This behavior is the same in OPM or PWM mode. - The output compare functions can be used both for generating external events on the OCMPi pins even if the input capture mode is also used. - The value in the 16-bit OCiR register and the OLVi bit should be changed after each successful comparison in order to control an output waveform or establish a new elapsed timeout. ### Forced output compare capability When the FOLVi bit is set by software, the OLVLi bit is copied to the OCMPi pin. The OLVi bit has to be toggled in order to toggle the OCMPi pin when it is enabled (OCiE bit = 1). The OCFi bit is then not set by hardware, and thus no interrupt request is generated. The FOLVLi bits have no effect in both one pulse mode and PWM mode. On-chip peripherals ST72324B-Auto ### **Alternate Counter Low Register (ACLR)** This is an 8-bit register that contains the low part of the counter value. A write to this register resets the counter. An access to this register after an access to CSR register does not clear the TOF bit in the CSR register. ## Input Capture 2 High Register (IC2HR) This is an 8-bit register that contains the high part of the counter value (transferred by the Input Capture 2 event). ### Input Capture 2 Low Register (IC2LR) This is an 8-bit register that contains the low part of the counter value (transferred by the Input Capture 2 event). Table 52. 16-bit timer register map and reset values | Address<br>(Hex.) | Register<br>label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------------|----------------------|----------|------|------|-------|-------|-------|-------|----------| | Timer A: 32 | CR1 | ICIE | OCIE | TOIE | FOLV2 | FOLV1 | OLVL2 | IEDG1 | OLVL1 | | Timer B: 42 | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A: 31 | CR2 | OC1E | OC2E | OPM | PWM | CC1 | CC0 | IEDG2 | EXEDG | | Timer B: 41 | Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Timer A: 33 | CSR | ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | - | - | | Timer B: 43 | Reset value | x | | x | x | x | 0 | X | X | | Timer A: 34<br>Timer B: 44 | IC1HR<br>Reset value | MSB<br>x | х | x | х | х | х | х | LSB<br>x | ST72324B-Auto On-chip peripherals ### Master mode transmit sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: - 1. An access to the SPICSR register while the SPIF bit is set. - 2. A read to the SPIDR register. Note: While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. ### Slave mode operation In slave mode, the serial clock is received on the SCK pin from the master device. To operate the SPI in slave mode: - 1. Write to the SPICSR register to perform the following actions: - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 52). The slave must have the same CPOL and CPHA settings as the master. - Manage the SS pin as described in Slave Select management on page 99 and Figure 50. If CPHA = 1, SS must be held low continuously. If CPHA = 0, SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register. - 2. Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions. ### Slave mode transmit sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: - 1. An access to the SPICSR register while the SPIF bit is set. - 2. A write or a read to the SPIDR register. While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. Note: ST72324B-Auto On-chip peripherals Table 55. SPICR register description (continued) | Bit | Name | Function | |-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | СРНА | Clock Phase This bit is set and cleared by software. 0: The first clock transition is the first data capture edge. 1: The second clock transition is the first capture edge. Note: The slave must have the same CPOL and CPHA settings as the master. | | 1:0 | SPR[1:0] | Serial clock frequency These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode (see Table 56). Note: These 2 bits have no effect in slave mode. | Table 56. SPI master mode SCK frequency | Serial clock | SPR2 | SPR1 | SPR0 | |-----------------------|------|------|------| | f <sub>CPU</sub> /4 | 1 | 0 | 0 | | f <sub>CPU</sub> /8 | 0 | 0 | 0 | | f <sub>CPU</sub> /16 | 0 | 0 | 1 | | f <sub>CPU</sub> /32 | 1 | 1 | 0 | | f <sub>CPU</sub> /64 | 0 | 1 | 0 | | f <sub>CPU</sub> /128 | 0 | 1 | 1 | ## SPI Control/Status Register (SPICSR) SPICSR Reset value: 0000 0000 (00h) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----|------|----------|-----|-----|-----| | SPIF | WCOL | OVR | MODF | Reserved | SOD | SSM | SSI | | RO | RO | RO | RO | - | R/W | R/W | R/W | On-chip peripherals ST72324B-Auto Table 64. SCICR2 register description (continued) | Bit | Name | Function | |-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | RIE | Receiver interrupt Enable This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever OR = 1 or RDRF = 1 in the SCISR register. | | 4 | ILIE | Idle Line Interrupt Enable This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE = 1 in the SCISR register. | | 3 | TE | Transmitter Enable This bit enables the transmitter. It is set and cleared by software. 0: Transmitter is disabled 1: Transmitter is enabled Notes: - During transmission, a '0' pulse on the TE bit ('0' followed by '1') sends a preamble (Idle line) after the current word When TE is set there is a 1 bit-time delay before the transmission starts. Caution: The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set). | | 2 | RE | Receiver Enable This bit enables the receiver. It is set and cleared by software. 0: Receiver is disabled 1: Receiver is enabled and begins searching for a start bit Note: Before selecting Mute mode (setting the RWU bit), the SCI must first receive some data, otherwise it cannot function in Mute mode with Wake-Up by Idle line detection. | | 1 | RWU | Receiver Wake-Up This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: Receiver in Active mode 1: Receiver in Mute mode | | 0 | SBK | Send Break This bit set is used to send break characters. It is set and cleared by software. 0: No break character is transmitted. 1: Break characters are transmitted. Note: If the SBK bit is set to '1' and then to '0', the transmitter will send a Break word at the end of the current word. | ### **SCI Data Register (SCIDR)** This register contains the received or transmitted data character, depending on whether it is read from or written to. The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see *Figure 55*). The RDR register provides the parallel interface between the input shift register and the internal bus (see *Figure 55*). ### **SCI Baud Rate Register (SCIBRR)** Table 65. SCIBRR register description | Bit | Name | Function | | | | | | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 7:6 | SCP[1:0] | First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges. 00: PR prescaling factor = 1 01: PR prescaling factor = 3 10: PR prescaling factor = 4 11: PR prescaling factor = 13 | | | | | | ST72324B-Auto On-chip peripherals ## 10.6 10-bit A/D converter (ADC) ### 10.6.1 Introduction The on-chip analog-to-digital converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 16 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 16 different sources. The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register. ### 10.6.2 Main features - 10-bit conversion - Up to 16 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - On/off bit (to reduce consumption) The block diagram is shown in Figure 59. Figure 59. ADC block diagram When resonator with integrated capacitors OSC1 Power down logic Inear amplifier Resonator Resonator ST72XXX Figure 65. Typical application with a crystal or ceramic resonator (32 Kbyte Flash and ROM devices) Table 96. OSCRANGE selection for typical resonators | | <b>f</b> | Typical ceramic resonators <sup>(1)</sup> | | | | |----------|---------------------------|-------------------------------------------|-----------------------------------------------|--|--| | Supplier | <sup>†</sup> OSC<br>(MHz) | Reference | Recommended OSCRANGE option bit configuration | | | | | 2 | CSTCC2M00G56A-R0 | MP mode <sup>(2)</sup> | | | | Murata | 4 | CSTCR4M00G55B-R0 | MS mode | | | | iviulala | 8 | CSTCE8M00G52A-R0 | HS mode | | | | | 16 | CSTCE16M0V51A-R0 | HS mode | | | <sup>1.</sup> Resonator characteristics given by the ceramic resonator manufacturer. ### 12.6.4 RC oscillators Table 97. RC oscillators | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------|----------------------------------------------------------|----------------------------------|-----|-----|-----|------| | f <sub>OSC (RCINT)</sub> | Internal RC oscillator frequency (see <i>Figure 66</i> ) | $T_A = 25^{\circ}C, V_{DD} = 5V$ | 2 | 3.5 | 5.6 | MHz | <sup>2.</sup> LP mode is not recommended for 2 MHz resonator because the peak to peak amplitude is too small (>0.8V). For more information on these resonators, please consult www.murata.com. Electrical characteristics ST72324B-Auto ### 12.8 EMC characteristics Susceptibility tests are performed on a sample basis during product characterization. ### 12.8.1 Functional electromagnetic susceptibility (EMS) Based on a simple running application on the product (toggling two LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs). - ESD: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard. - FTB: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. The test results given in *Table 101 on page 159* are based on the EMS levels and classes defined in application note AN1709. ### Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations The software flowchart must include the management of runaway conditions such as: - corrupted program counter - unexpected reset - critical data corruption (control registers...) ### **Prequalification trials** Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015). 169/198 ## 12.12 Communication interface characteristics ## 12.12.1 Serial peripheral interface (SPI) The following characteristics are ubject to general operating conditions for $V_{DD}$ , $f_{CPU}$ , and $T_A$ unless otherwise specified. The data is based on design simulation and/or characterization results, not tested in production. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. Refer to the I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO). Table 110. SPI characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | | |-------------------------------------------------------|------------------------------|------------------------------------------------|--------------------------------|-------------------------|-------|--| | f <sub>SCK</sub> | CDI alaak fraguanay | Master f <sub>CPU</sub> = 8 MHz | f <sub>CPU</sub> /128 = 0.0625 | $f_{CPU}/4 = 2$ | MHz | | | 1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave f <sub>CPU</sub> = 8 MHz | 0 | f <sub>CPU</sub> /2 = 4 | IVIMZ | | | t <sub>r(SCK)</sub> | SPI clock rise and fall time | | see I/O po | ort pin description | | | | $t_{su(\overline{SS})}^{(1)}$ | SS setup time <sup>(2)</sup> | Slave | t <sub>CPU</sub> + 50 | | | | | $t_{h(\overline{SS})}^{(1)}$ | SS hold time | Slave | 120 | | | | | $t_{\text{w(SCKH)}}^{(1)}_{t_{\text{w(SCKL)}}}^{(1)}$ | SCK high and low time | Master<br>Slave | 100<br>90 | | | | | t <sub>su(MI)</sub> (1)<br>t <sub>su(SI)</sub> (1) | Data input setup time | Master<br>Slave | 100<br>100 | | | | | t <sub>h(MI)</sub> (1)<br>t <sub>h(SI)</sub> (1) | Data input hold time | Master<br>Slave | 100<br>100 | | ns | | | t <sub>a(SO)</sub> <sup>(1)</sup> | Data output access time | Slave | 0 | 120 | | | | t <sub>dis(SO)</sub> <sup>(1)</sup> | Data output disable time | Slave | | 240 | | | | t <sub>v(SO)</sub> <sup>(1)</sup> | Data output valid time | Oleves (= #== = == = = = = = = = = = = = = = = | | 120 | | | | t <sub>h(SO)</sub> <sup>(1)</sup> | Data output hold time | Slave (after enable edge) | 0 | | | | | t <sub>v(MO)</sub> <sup>(1)</sup> | Data output valid time | Magter (after enable adds) | | 120 | | | | t <sub>h(MO)</sub> <sup>(1)</sup> | Data output hold time | Master (after enable edge) | 0 | | | | <sup>1.</sup> Data based on design simulation and/or characterization results, not tested in production. <sup>2.</sup> Depends on $f_{CPU}$ . For example, if $f_{CPU}$ = 8 MHz, then $t_{CPU}$ = 1 / $f_{CPU}$ = 125ns and $t_{su(SS)}$ = 175ns. #### **Package characteristics** 13 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark. #### LQFP44 package characteristics 13.1 Figure 87. 44-pin low profile quad flat package outline E1 Table 113. 44-pin low profile quad flat package mechanical data | Dim | mm | | | inches | | | |------|------|-------|------|--------|-------|-------| | Dim. | Min | Тур | Max | Min | Тур | Max | | А | | | 1.60 | | | 0.063 | | A1 | 0.05 | | 0.15 | 0.002 | | 0.006 | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | b | 0.30 | 0.37 | 0.45 | 0.012 | 0.015 | 0.018 | | С | 0.09 | | 0.20 | 0.004 | 0.000 | 0.008 | | D | | 12.00 | | | 0.472 | | | D1 | | 10.00 | | | 0.394 | | | E | | 12.00 | | | 0.472 | | | E1 | | 10.00 | | | 0.394 | | | е | | 0.80 | | | 0.031 | | | θ | 0° | 3.5° | 7° | 0° | 3.5° | 7° | Table 114. 32-pin low profile quad flat package mechanical data (continued) | Dim. | mm | | | inches | | | | | |----------------|-----|------|-----|--------|-------|-----|--|--| | Dilli. | Min | Тур | Max | Min | Тур | Max | | | | L1 | | 1.00 | | | 0.039 | | | | | Number of pins | | | | | | | | | | N | 32 | | | | | | | | ### 14.1.2 Flash ordering information Figure 90. ST72F324Bxx-Auto Flash commercial product structure For a list of available options (e.g. memory size, package) and orderable part numbers or for further information on any aspect of this device, please go to <a href="https://www.st.com">www.st.com</a> or contact the ST Sales Office nearest to you. 182/198 Doc ID13466 Rev 4 ## 14.3 Development tools ### 14.3.1 Introduction Development tools for the ST7 microcontrollers include a complete range of hardware systems and software tools from STMicroelectronics and third-party tool suppliers. The range of tools includes solutions to help you evaluate microcontroller peripherals, develop and debug your application, and program your microcontrollers. ### 14.3.2 Evaluation tools and starter kits ST offers complete, affordable **starter kits** and full-featured **evaluation boards** that allow you to evaluate microcontroller features and quickly start developing ST7 applications. Starter kits are complete, affordable hardware/software tool packages that include features and samples to help you quickly start developing your application. ST evaluation boards are open-design, embedded systems, which are developed and documented to serve as references for your application design. They include sample application software to help you demonstrate, learn about and implement your ST7's features. ## 14.3.3 Development and debugging tools Application development for ST7 is supported by fully optimizing **C Compilers** and the **ST7 Assembler-Linker** toolchain, which are all seamlessly integrated in the ST7 integrated development environments in order to facilitate the debugging and fine-tuning of your application. The Cosmic C Compiler is available in a free version that outputs up to 16 Kbytes of code. The range of hardware tools includes cost effective ST7-DVP3 series emulators. These tools are supported by the ST7 Toolset from STMicroelectronics, which includes the STVD7 integrated development environment (IDE) with high-level language debugger, editor, project manager and integrated programming interface. ### 14.3.4 Programming tools During the development cycle, the ST7-DVP3 and ST7-EMU3 series emulators and the RLink provide in-circuit programming capability for programming the Flash microcontroller on your application board. ST also provides dedicated a low-cost dedicated in-circuit programmer, the ST7-STICK, as well as ST7 socket boards which provide all the sockets required for programming any of the devices in a specific ST7 subfamily on a platform that can be used with any tool with incircuit programming capability for ST7. For production programming of ST7 devices, ST's third-party tool partners also provide a complete range of gang and automated programming solutions, which are ready to integrate into your production environment. For additional ordering codes for spare parts, accessories and tools available for the ST7 (including from third party manufacturers), refer to the online product selector at www.st.com/mcu.