



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ST7                                                                   |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 8MHz                                                                  |
| Connectivity               | SCI, SPI                                                              |
| Peripherals                | LVD, POR, PWM, WDT                                                    |
| Number of I/O              | 32                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 1K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                           |
| Data Converters            | A/D 12x10b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 44-LQFP                                                               |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f324bj6t6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|    | 9.1  | Introdu  | ction                                                       |
|----|------|----------|-------------------------------------------------------------|
|    | 9.2  | Functio  | nal description                                             |
|    |      | 9.2.1    | Input modes                                                 |
|    |      | 9.2.2    | Output modes                                                |
|    |      | 9.2.3    | Alternate functions                                         |
|    | 9.3  | I/O por  | t implementation                                            |
|    | 9.4  | Low po   | wer modes                                                   |
|    | 9.5  | Interrup | ots                                                         |
|    |      | 9.5.1    | I/O port implementation63                                   |
| 10 | On-c | hip peri | pherals                                                     |
|    | 10.1 | Watcho   | dog timer (WDG) 65                                          |
|    |      | 10.1.1   | Introduction                                                |
|    |      | 10.1.2   | Main features                                               |
|    |      | 10.1.3   | Functional description65                                    |
|    |      | 10.1.4   | How to program the Watchdog timeout66                       |
|    |      | 10.1.5   | Low power modes                                             |
|    |      | 10.1.6   | Hardware Watchdog option68                                  |
|    |      | 10.1.7   | Using Halt mode with the WDG (WDGHALT option)68             |
|    |      | 10.1.8   | Interrupts                                                  |
|    |      | 10.1.9   | Control register (WDGCR) 69                                 |
|    | 10.2 | Main cl  | ock controller with real-time clock and beeper (MCC/RTC) 69 |
|    |      | 10.2.1   | Programmable CPU clock prescaler                            |
|    |      | 10.2.2   | Clock-out capability                                        |
|    |      | 10.2.3   | Real-time clock (RTC) timer                                 |
|    |      | 10.2.4   | Beeper                                                      |
|    |      | 10.2.5   | Low power modes                                             |
|    |      | 10.2.6   | Interrupts                                                  |
|    |      | 10.2.7   | MCC registers                                               |
|    | 10.3 | 16-bit t | imer                                                        |
|    |      | 10.3.1   | Introduction                                                |
|    |      | 10.3.2   | Main features                                               |
|    |      | 10.3.3   | Functional description75                                    |
|    |      | 10.3.4   | Low power modes                                             |
|    |      | 10.3.5   | Interrupts                                                  |
|    |      | 10.3.6   | Summary of timer modes                                      |



57

|    | 12.10                               | Control                                                                                                                   | pin characteristics 166                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                             |
|----|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
|    |                                     | 12.10.1                                                                                                                   | Asynchronous RESET pin160                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6                                                             |
|    |                                     | 12.10.2                                                                                                                   | ICCSEL/VPP pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8                                                             |
|    | 12.11                               | Timer p                                                                                                                   | eripheral characteristics 168                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8                                                             |
|    |                                     | 12.11.1                                                                                                                   | 16-bit timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8                                                             |
|    | 12.12                               | Commu                                                                                                                     | inication interface characteristics 169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 9                                                             |
|    |                                     | 12.12.1                                                                                                                   | Serial peripheral interface (SPI) 169                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 9                                                             |
|    | 12.13                               | 10-bit A                                                                                                                  | DC characteristics 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                             |
|    |                                     | 12.13.1                                                                                                                   | Analog power supply and reference pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3                                                             |
|    |                                     | 12.13.2                                                                                                                   | General PCB design guidelines 173                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3                                                             |
|    |                                     | 12.13.3                                                                                                                   | ADC accuracy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4                                                             |
| 13 | Packa                               | age cha                                                                                                                   | racteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5                                                             |
|    | 13.1                                | LQFP4                                                                                                                     | 4 package characteristics 17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5                                                             |
|    | 13.2                                | LQFP3                                                                                                                     | 2 package characteristics 176                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6                                                             |
|    | 13.3                                | Therma                                                                                                                    | ll characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 8                                                             |
|    | 13.4                                | Ecopac                                                                                                                    | k information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8                                                             |
|    | 13.5                                | Packag                                                                                                                    | ing for automatic handling 178                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 8                                                             |
| 14 | Devic                               | e confi                                                                                                                   | guration and ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 9                                                             |
|    | 14.1                                | Flash d                                                                                                                   | evices                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 9                                                             |
|    |                                     | 14.1.1                                                                                                                    | Flash configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 9                                                             |
|    |                                     | 14.1.2                                                                                                                    | Flash ordering information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2                                                             |
|    | 14.2                                | _                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                               |
|    |                                     | ROM de                                                                                                                    | evice ordering information and transfer of customer code 18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3                                                             |
|    | 14.3                                | ROM de                                                                                                                    | evice ordering information and transfer of customer code 185<br>oment tools                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>7                                                        |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1                                                                                               | evice ordering information and transfer of customer code 185<br>oment tools                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>7<br>7                                                   |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1<br>14.3.2                                                                                     | evice ordering information and transfer of customer code 185<br>oment tools                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3<br>7<br>7<br>7                                              |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3                                                                           | evice ordering information and transfer of customer code       185         oment tools       185         Introduction       185         Evaluation tools and starter kits       185         Development and debugging tools       185                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3<br>7<br>7<br>7<br>7                                         |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4                                                                 | evice ordering information and transfer of customer code       185         oment tools       185         Introduction       185         Evaluation tools and starter kits       185         Development and debugging tools       185         Programming tools       185                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3<br>7<br>7<br>7<br>7<br>7                                    |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5                                                       | evice ordering information and transfer of customer code       185         oment tools       185         Introduction       185         Evaluation tools and starter kits       185         Development and debugging tools       185         Programming tools       185         Socket and emulator adapter information       185                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 3<br>7<br>7<br>7<br>7<br>7<br>8                               |
|    | 14.3                                | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5<br>ST7 Ap                                             | evice ordering information and transfer of customer code       18         oment tools       18         Introduction       18         Evaluation tools and starter kits       18         Development and debugging tools       18         Programming tools       18         Socket and emulator adapter information       18         plication notes       18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3<br>7<br>7<br>7<br>7<br>8<br>8                               |
| 15 | 14.3<br>14.4<br><b>Know</b>         | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5<br>ST7 Ap                                             | evice ordering information and transfer of customer code       18         oment tools       18         Introduction       18         Evaluation tools and starter kits       18         Development and debugging tools       18         Programming tools       18         Socket and emulator adapter information       18         plication notes       18         Ntions       18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3<br>7<br>7<br>7<br>7<br>7<br>8<br>8<br>9                     |
| 15 | 14.3<br>14.4<br><b>Know</b><br>15.1 | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5<br>ST7 Ap<br><b>m limita</b><br>All Flas              | evice ordering information and transfer of customer code       18         oment tools       18         Introduction       18         Evaluation tools and starter kits       18         Development and debugging tools       18         Programming tools       18         Socket and emulator adapter information       18         plication notes       18         tions       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18         18       18 <td< td=""><td>3<br/>7<br/>7<br/>7<br/>7<br/>7<br/>8<br/>8<br/>9<br/>9</td></td<> | 3<br>7<br>7<br>7<br>7<br>7<br>8<br>8<br>9<br>9                |
| 15 | 14.3<br>14.4<br><b>Know</b><br>15.1 | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5<br>ST7 Ap<br><b>m limita</b><br>All Flas<br>15.1.1    | evice ordering information and transfer of customer code       18         oment tools       18         Introduction       18         Evaluation tools and starter kits       18         Development and debugging tools       18         Programming tools       18         Socket and emulator adapter information       18         Itions       18         Ntions       18         Safe connection of OSC1/OSC2 pins       18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 3<br>7<br>7<br>7<br>7<br>7<br>8<br>8<br>9<br>9<br>9           |
| 15 | 14.3<br>14.4<br><b>Know</b><br>15.1 | ROM de<br>Develop<br>14.3.1<br>14.3.2<br>14.3.3<br>14.3.4<br>14.3.5<br>ST7 Ap<br>n limita<br>All Flas<br>15.1.1<br>15.1.2 | evice ordering information and transfer of customer code       18:         pment tools       18:         Introduction       18:         Evaluation tools and starter kits       18:         Development and debugging tools       18:         Programming tools       18:         Socket and emulator adapter information       18:         plication notes       18:         Ations       18:         Ations       18:         Safe connection of OSC1/OSC2 pins       18:         External interrupt missed       18:                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3<br>7<br>7<br>7<br>7<br>7<br>8<br>8<br>9<br>9<br>9<br>9<br>9 |

| Doc | ID13466 | Rev | 4 |
|-----|---------|-----|---|
|-----|---------|-----|---|

| Address                                                                                                                             | Block                 | Register label                                                                                                                                                               | Register name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reset<br>status <sup>(1)</sup>                                                                        | Remarks <sup>(1)</sup>                                                                                                                                            |
|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000Fh<br>0010h<br>0011h                                                                                                             | Port F <sup>(1)</sup> | PFDR<br>PFDDR<br>PFOR                                                                                                                                                        | Port F data register<br>Port F data direction register<br>Port F option register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00h <sup>(2)</sup><br>00h<br>00h                                                                      | R/W<br>R/W<br>R/W                                                                                                                                                 |
| 0012h to<br>0020h                                                                                                                   |                       |                                                                                                                                                                              | Reserved area (15 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                       |                                                                                                                                                                   |
| 0021h<br>0022h<br>0023h                                                                                                             | SPI                   | SPIDR<br>SPICR<br>SPICSR                                                                                                                                                     | SPI data I/O register<br>SPI control register<br>SPI control/status register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | xxh<br>0xh<br>00h                                                                                     | R/W<br>R/W<br>R/W                                                                                                                                                 |
| 0024h<br>0025h<br>0026h<br>0027h                                                                                                    | ITC                   | ISPR0Interrupt software priority register 0ISPR1Interrupt software priority register 1ISPR2Interrupt software priority register 2ISPR3Interrupt software priority register 3 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FFh<br>FFh<br>FFh<br>FFh                                                                              | R/W<br>R/W<br>R/W<br>R/W                                                                                                                                          |
| 0028h                                                                                                                               |                       | EICR                                                                                                                                                                         | External interrupt control register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00h                                                                                                   | R/W                                                                                                                                                               |
| 0029h                                                                                                                               | Flash                 | FCSR                                                                                                                                                                         | Flash control/status register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00h                                                                                                   | R/W                                                                                                                                                               |
| 002Ah                                                                                                                               | Watchdog              | WDGCR                                                                                                                                                                        | Watchdog control register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 7Fh                                                                                                   | R/W                                                                                                                                                               |
| 002Bh                                                                                                                               | SI                    | SICSR                                                                                                                                                                        | System integrity control/status register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 000x 000xb                                                                                            | R/W                                                                                                                                                               |
| 002Ch<br>002Dh                                                                                                                      | MCC                   | MCCSRMain clock control/status registerMCCBCRMain clock controller: beep control register                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 00h<br>00h                                                                                            | R/W<br>R/W                                                                                                                                                        |
| 002Eh to<br>0030h                                                                                                                   |                       |                                                                                                                                                                              | Reserved area (3 bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                       |                                                                                                                                                                   |
| 0031h<br>0032h<br>0033h<br>0034h<br>0035h<br>0036h<br>0037h<br>0038h<br>0039h<br>003Ah<br>003Bh<br>003Ch<br>003Ch<br>003Eh<br>003Fh | Timer A               | TACR2<br>TACR1<br>TACSR<br>TAIC1HR<br>TAIC1LR<br>TAOC1LR<br>TAOC1LR<br>TACHR<br>TACLR<br>TAACHR<br>TAACLR<br>TAACLR<br>TAIC2HR<br>TAIC2LR<br>TAOC2LR<br>TAOC2LR              | Timer A control register 2<br>Timer A control register 1<br>Timer A control/status register<br>Timer A input capture 1 high register<br>Timer A input capture 1 low register<br>Timer A output compare 1 high register<br>Timer A output compare 1 low register<br>Timer A counter high register<br>Timer A counter low register<br>Timer A alternate counter high register<br>Timer A alternate counter low register<br>Timer A alternate counter low register<br>Timer A input capture 2 high register<br>Timer A output compare 2 high register<br>Timer A output compare 2 low register | 00h<br>00h<br>xxxx x0xxb<br>xxh<br>80h<br>00h<br>FFh<br>FCh<br>FCh<br>FCh<br>xxh<br>xxh<br>80h<br>00h | R/W<br>R/W<br>Read only<br>Read only<br>R/W<br>R/W<br>Read only<br>Read only<br>Read only<br>Read only<br>Read only<br>Read only<br>Read only<br>Read only<br>R/W |
| 0040h                                                                                                                               |                       |                                                                                                                                                                              | Reserved area (1 byte)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                       |                                                                                                                                                                   |

# Table 3. Hardware register map (continued)





## 5.3.1 Accumulator (A)

The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

## 5.3.2 Index registers (X and Y)

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)

The Y register is not affected by the interrupt automatic procedures.

#### 5.3.3 Program counter (PC)

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).

## 5.3.4 Condition Code register (CC)

The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions.



| Table 6. | Arithmetic | management bits |
|----------|------------|-----------------|
|----------|------------|-----------------|

| Blt | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | н    | <ul> <li>Half carry</li> <li>This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions.</li> <li>0: No half carry has occurred.</li> <li>1: A half carry has occurred.</li> <li>This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines.</li> </ul>       |
| 2   | N    | Negative<br>This bit is set and cleared by hardware. It is representative of the result sign of the last<br>arithmetic, logical or data manipulation. It is a copy of the result 7th bit.<br>0: The result of the last operation is positive or null.<br>1: The result of the last operation is negative (that is, the most significant bit is a logic<br>1.<br>This bit is accessed by the JRMI and JRPL instructions. |



# 6.6 SI registers

# 6.6.1 System integrity (SI) control/status register (SICSR)

| SICSR Reset value: 000 |       |      |       |   |          | t value: 000 | x 000x (00h) |
|------------------------|-------|------|-------|---|----------|--------------|--------------|
| 7                      | 6     | 5    | 4     | 3 | 2        | 1            | 0            |
| Res                    | AVDIE | AVDF | LVDRF |   | Reserved |              | WDGRF        |
| -                      | B/W   | BO   | B/W   |   | -        |              | R/W          |

Table 12.SICSR register description

| Bit | Name  | Function                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | -     | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6   | AVDIE | Voltage Detector Interrupt Enable<br>This bit is set and cleared by software. It enables an interrupt to be generated<br>when the AVDF flag changes (toggles). The pending interrupt information is<br>automatically cleared when software enters the AVD interrupt routine<br>0: AVD interrupt disabled<br>1: AVD interrupt enabled                                                                                                             |
| 5   | AVDF  | <ul> <li>Voltage Detector Flag</li> <li>This read-only bit is set and cleared by hardware. If the AVDIE bit is set, an interrupt request is generated when the AVDF bit changes value. Refer to <i>Figure 15</i> and to <i>Section 6.5.2: AVD (auxiliary voltage detector)</i> for additional details.</li> <li>0: V<sub>DD</sub> over V<sub>IT+(AVD)</sub> threshold</li> <li>1: V<sub>DD</sub> under V<sub>IT-(AVD)</sub> threshold</li> </ul> |
| 4   | LVDRF | LVD Reset Flag<br>This bit indicates that the last reset was generated by the LVD block. It is set by<br>hardware (LVD reset) and cleared by software (writing zero). See WDGRF flag<br>description for more details. When the LVD is disabled by option byte, the LVDRF<br>bit value is undefined.                                                                                                                                              |
| 3:1 | -     | Reserved, must be kept cleared                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0   | WDGRF | Watchdog Reset Flag<br>This bit indicates that the last reset was generated by the Watchdog peripheral. It is<br>set by hardware (watchdog reset) and cleared by software (writing zero) or an LVD<br>reset (to ensure a stable cleared state of the WDGRF flag when CPU starts).<br>Combined with the LVDRF information, the flag description is given in <i>Table 13</i> .                                                                     |

| Table 13. | Reset source | e flags |
|-----------|--------------|---------|
|-----------|--------------|---------|

| Reset sources      | LVDRF | WDGRF |
|--------------------|-------|-------|
| External RESET pin | 0     | 0     |
| Watchdog           | 0     | 1     |
| LVD                | 1     | Х     |



# 7.6 External interrupts

# 7.6.1 I/O port interrupt sensitivity

The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR register (*Figure 20*). This control allows up to four fully independent external interrupt source sensitivities.

Each external interrupt source can be generated on four (or five) different events on the pin:

- Falling edge
- Rising edge
- Falling and rising edge
- Falling edge and low level
- Rising edge and high level (only for ei0 and ei2)

To guarantee correct functionality, the sensitivity bits in the EICR register can be modified only when the I1 and I0 bits of the CC register are both set to 1 (level 3). This means that interrupts must be disabled before changing sensitivity.

The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits of the EICR.





Doc ID13466 Rev 4



| No. | Source<br>block | Description                                  | Register<br>label | Priority<br>order  | Exit from<br>Halt/Active Halt | Address vector |
|-----|-----------------|----------------------------------------------|-------------------|--------------------|-------------------------------|----------------|
|     | Reset           | Reset                                        | N/A               |                    | yes                           | FFFEh-FFFFh    |
|     | TRAP            | Software interrupt                           | N/A               |                    | no                            | FFFCh-FFFDh    |
| 0   |                 | Not used                                     |                   |                    |                               | FFFAh-FFFBh    |
| 1   | MCC/RTC         | Main clock controller time base<br>interrupt | MCCSR             | Higher<br>priority | yes                           | FFF8h-FFF9h    |
| 2   | ei0             | External interrupt port A30                  |                   |                    | yes                           | FFF6h-FFF7h    |
| 3   | ei1             | External interrupt port F20                  |                   |                    | yes                           | FFF4h-FFF5h    |
| 4   | ei2             | External interrupt port B30                  | IN/A              |                    | yes                           | FFF2h-FFF3h    |
| 5   | ei3             | External interrupt port B74                  |                   |                    | yes                           | FFF0h-FFF1h    |
| 6   |                 | Not used                                     |                   |                    |                               | FFEEh-FFEFh    |
| 7   | SPI             | SPI peripheral interrupts                    | SPICSR            |                    | yes                           | FFECh-FFEDh    |
| 8   | Timer A         | Timer A peripheral interrupts                | TASR              |                    | no                            | FFEAh-FFEBh    |
| 9   | Timer B         | Timer B peripheral interrupts                | TBSR              | +                  | no                            | FFE8h-FFE9h    |
| 10  | SCI             | SCI peripheral interrupts                    | SCISR             | Lower              | no                            | FFE6h-FFE7h    |
| 11  | AVD             | Auxiliary voltage detector interrupt         | SICSR             | priority           | no                            | FFE4h-FFE5h    |

### Table 25. Interrupt mapping



# 9 I/O ports

# 9.1 Introduction

The I/O ports offer different functional modes:

• transfer of data through digital inputs and outputs,

and for specific pins:

- external interrupt generation,
- alternate signal input/output for the on-chip peripherals.

An I/O port contains up to 8 pins. Each pin can be programmed independently as digital input (with or without interrupt generation) or digital output.

# 9.2 Functional description

Each port has two main registers:

- Data Register (DR)
- Data Direction Register (DDR)

and one optional register:

• Option Register (OR)

Each I/O pin may be programmed using the corresponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The same correspondence is used for the DR register.

The following description takes into account the OR register, (for specific ports which do not provide this register refer to *Section 9.3: I/O port implementation on page 62*). The generic I/O block diagram is shown in *Figure 28*.

# 9.2.1 Input modes

The input configuration is selected by clearing the corresponding DDR register bit.

In this case, reading the DR register returns the digital value applied to the external I/O pin.

Different input modes can be selected by software through the OR register.

- Note: 1 Writing the DR register modifies the latch value but does not affect the pin status.
  - 2 When switching from input to output mode, the DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.
  - 3 Do not use read/modify/write instructions (BSET or BRES) to modify the DR register as this might corrupt the DR content for I/Os configured as input.



| Bit | Name    | Function                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:5 | CP[1:0] | CPU Clock Prescaler<br>These bits select the CPU clock prescaler which is applied in different slow modes.<br>Their action is conditioned by the setting of the SMS bit. These two bits are set and<br>cleared by software:<br>00: $f_{CPU}$ in Slow mode = $f_{OSC2}/2$<br>01: $f_{CPU}$ in Slow mode = $f_{OSC2}/4$<br>10: $f_{CPU}$ in Slow mode = $f_{OSC2}/8$<br>11: $f_{CPU}$ in Slow mode = $f_{OSC2}/16$ |
| 4   | SMS     | <ul> <li>Slow Mode Select</li> <li>This bit is set and cleared by software.</li> <li>0: Normal mode. f<sub>CPU</sub> = f<sub>OSC2</sub>.</li> <li>1: Slow mode. f<sub>CPU</sub> is given by CP1, CP0.</li> <li>See Section 8.2: Slow mode and Section 10.2: Main clock controller with real-time clock and beeper (MCC/RTC) for more details.</li> </ul>                                                         |
| 3:2 | TB[1:0] | Time Base control<br>These bits select the programmable divider time base. They are set and cleared by<br>software (see <i>Table 40</i> ). A modification of the time base is taken into account at the<br>end of the current period (previously set) to avoid an unwanted time shift. This<br>allows to use this time base as a real-time clock.                                                                |
| 1   | OIE     | Oscillator interrupt Enable<br>This bit set and cleared by software.<br>0: Oscillator interrupt disabled<br>1: Oscillator interrupt enabled<br>This interrupt can be used to exit from Active Halt mode. When this bit is set, calling<br>the ST7 software HALT instruction enters the Active Halt power saving mode.                                                                                            |
| 0   | OIF     | Oscillator interrupt Flag<br>This bit is set by hardware and cleared by software reading the MCCSR register. It<br>indicates when set that the main oscillator has reached the selected elapsed time<br>(TB1:0).<br>0: Timeout not reached<br>1: Timeout reached<br><b>Caution</b> : The BRES and BSET instructions must not be used on the MCCSR<br>register to avoid unintentionally clearing the OIF bit.     |

#### Table 40.Time base selection

| Counter preseder | Time                      | TB1                       | тро |     |
|------------------|---------------------------|---------------------------|-----|-----|
|                  | f <sub>OSC2</sub> = 4 MHz | f <sub>OSC2</sub> = 8 MHz |     | 100 |
| 16000            | 4ms                       | 2ms                       | 0   | 0   |
| 32000            | 8ms                       | 4ms                       | 0   | 1   |
| 80000            | 20ms                      | 10ms                      | 1   | 0   |
| 200000           | 50ms                      | 25ms                      | 1   | 1   |



#### Input capture

In this section, the index, *i*, may be 1 or 2 because there are two input capture functions in the 16-bit timer.

The two 16-bit input capture registers (IC1R/IC2R) are used to latch the value of the free running counter after a transition is detected on the ICAP*i* pin (see *Figure 40*).

#### Table 44. Input capture byte distribution

| Register | MS byte        | LS byte        |
|----------|----------------|----------------|
| ICiR     | IC <i>i</i> HR | IC <i>i</i> LR |

The ICiR registers are read-only registers.

The active transition is software programmable through the IEDG*i* bit of Control Registers (CR*i*).

Timing resolution is one count of the free running counter: (f<sub>CPU</sub>/CC[1:0]).

#### Procedure

To use the input capture function select the following in the CR2 register:

- Select the timer clock (CC[1:0]) (see *Table 50*).
- Select the edge of the active transition on the ICAP2 pin with the IEDG2 bit (the ICAP2 pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

Select the following in the CR1 register:

- Set the ICIE bit to generate an interrupt after an input capture coming from either the ICAP1 pin or the ICAP2 pin
- Select the edge of the active transition on the ICAP1 pin with the IEDG1 bit (the ICAP1pin must be configured as floating input or input with pull-up without interrupt if this configuration is available).

When an input capture occurs:

- ICF*i* bit is set.
- The IC*i*R register contains the value of the free running counter on the active transition on the ICAP*i* pin (see *Figure 40*).
- A timer interrupt is generated if the ICIE bit is set and the I bit is cleared in the CC register. Otherwise, the interrupt remains pending until both conditions become true.

Clearing the Input Capture interrupt request (that is, clearing the ICF*i* bit) is done in two steps:

- 1. Reading the SR register while the ICF*i* bit is set
- 2. An access (read or write) to the IC/LR register



- Note: 1 After reading the ICiHR register, transfer of input capture data is inhibited and ICFi will never be set until the ICiLR register is also read.
  - 2 The ICiR register contains the free running counter value which corresponds to the most recent input capture.
  - 3 The two input capture functions can be used together even if the timer also uses the two output compare functions.
  - 4 In One pulse mode and PWM mode only Input Capture 2 can be used.
  - 5 The alternate inputs (ICAP1 and ICAP2) are always directly connected to the timer. So any transitions on these pins activates the input capture function. Moreover if one of the ICAPi pins is configured as an input and the second one as an output, an interrupt can be generated if the user toggles the output pin and if the ICIE bit is set. This can be avoided if the input capture function i is disabled by reading the ICIHR (see note 1).
  - 6 The TOF bit can be used with interrupt generation in order to measure events that go beyond the timer range (FFFFh).





Figure 40. Input capture timing diagram





Figure 41. Output compare block diagram











# Figure 46. Pulse width modulation mode timing example with two output compare functions<sup>(1)(2)</sup>



1. OC1R = 2ED0h, OC2R = 34E2, OLVL1 = 0, OLVL2 = 1

2. On timers with only one Output Compare register, a fixed frequency PWM signal can be generated using the output compare and the counter overflow to define the pulse length.

# Pulse Width Modulation mode

Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers.

Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated.

In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1).

## Procedure

To use Pulse Width Modulation mode:

- 1. Load the OC2R register with the value corresponding to the period of the signal using the formula below.
- 2. Load the OC1R register with the value corresponding to the period of the pulse if (OLVL1 = 0 and OLVL2 = 1) using the formula in the opposite column.
- 3. Select the following in the CR1 register:
  - Using the OLVL1 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC1R register.
  - Using the OLVL2 bit, select the level to be applied to the OCMP1 pin after a successful comparison with the OC2R register.
- 4. Select the following in the CR2 register:
  - Set OC1E bit: the OCMP1 pin is then dedicated to the output compare 1 function.
  - Set the PWM bit.
  - Select the timer clock (CC[1:0]) (see Table 50).



## SPI Data I/O Register (SPIDR)

| SPIDR Reset value: un |     |     |     |     |     |     | e: undefined |
|-----------------------|-----|-----|-----|-----|-----|-----|--------------|
| 7                     | 6   | 5   | 4   | 3   | 2   | 1   | 0            |
| D7                    | D6  | D5  | D4  | D3  | D2  | D1  | D0           |
| R/W                   | R/W | R/W | R/W | R/W | R/W | R/W | R/W          |

The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte.

Note:

During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read.

While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read.

# Warning: A write to the SPIDR register places data directly into the shift register for transmission.

A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see *Figure 48*).

| Address (Hex.) | Register label        | 7         | 6         | 5         | 4         | 3         | 2         | 1         | 0         |
|----------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| 0021h          | SPIDR<br>Reset value  | MSB<br>x  | x         | x         | x         | x         | x         | x         | LSB<br>x  |
| 0022h          | SPICR<br>Reset value  | SPIE<br>0 | SPE<br>0  | SPR2<br>0 | MSTR<br>0 | CPOL<br>x | CPHA<br>x | SPR1<br>x | SPR0<br>x |
| 0023h          | SPICSR<br>Reset value | SPIF<br>0 | WCOL<br>0 | OVR<br>0  | MODF<br>0 | 0         | SOD<br>0  | SSM<br>0  | SSI<br>0  |

#### Table 58. SPI register map and reset values



### Even parity

The parity bit is calculated to obtain an even number of '1's inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit, for example, data = 00110101; 4 bits set => Parity bit will be 0 if Even parity is selected (PS bit = 0).

### Odd parity

The parity bit is calculated to obtain an odd number of '1's inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit, for example, data = 00110101; 4 bits set => Parity bit will be 1 if Odd parity is selected (PS bit = 1).

#### Transmission mode

If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit.

#### **Reception mode**

If the PCE bit is set then the interface checks if the received data byte has an even number of '1's if even parity is selected (PS = 0) or an odd number of '1's if odd parity is selected (PS = 1). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register.

## SCI clock tolerance

During reception, each bit is sampled 16 times. The majority of the 8th, 9th and 10th samples is considered as the bit value. For a valid bit detection, all the three samples should have the same value otherwise the noise flag (NF) is set. For example: If the 8th, 9th and 10th samples are 0, 1 and 1 respectively, then the bit value will be '1', but the Noise flag bit is set because the three samples values are not the same.

Consequently, the bit length must be long enough so that the 8th, 9th and 10th samples have the desired bit value. This means the clock frequency should not vary more than 6/16 (37.5%) within one bit. The sampling clock is resynchronized at each start bit, so that when receiving 10 bits (one start bit, 1 data byte, 1 stop bit), the clock deviation must not exceed 3.75%.

Note: The internal sampling clock of the microcontroller samples the pin value on every falling edge. Therefore, the internal sampling clock and the time the application expects the sampling to take place may be out of sync. For example: If the baud rate is 15.625 kbaud (bit length is 64µs), then the 8th, 9th and 10th samples will be at 28µs, 32µs and 36µs respectively (the first sample starting ideally at 0µs). But if the falling edge of the internal clock occurs just before the pin value changes, the samples would then be out of sync by ~4µs. This means the entire bit length must be at least 40µs (36µs for the 10th sample + 4µs for synchronization with the internal sampling clock).



| Bit | Name | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5   | RIE  | Receiver interrupt Enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever OR = 1 or RDRF = 1 in the SCISR<br>register.                                                                                                                                                                                                                                                                                                                                                                                        |
| 4   | ILIE | Idle Line Interrupt Enable<br>This bit is set and cleared by software.<br>0: Interrupt is inhibited<br>1: An SCI interrupt is generated whenever IDLE = 1 in the SCISR register.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3   | TE   | <ul> <li>Transmitter Enable</li> <li>This bit enables the transmitter. It is set and cleared by software.</li> <li>0: Transmitter is disabled</li> <li>1: Transmitter is enabled</li> <li>Notes: <ul> <li>During transmission, a '0' pulse on the TE bit ('0' followed by '1') sends a preamble (Idle line) after the current word.</li> <li>When TE is set there is a 1 bit-time delay before the transmission starts.</li> </ul> </li> <li>Caution: The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set).</li> </ul> |
| 2   | RE   | Receiver Enable<br>This bit enables the receiver. It is set and cleared by software.<br>0: Receiver is disabled<br>1: Receiver is enabled and begins searching for a start bit<br>Note: Before selecting Mute mode (setting the RWU bit), the SCI must first receive<br>some data, otherwise it cannot function in Mute mode with Wake-Up by Idle line<br>detection.                                                                                                                                                                                                                |
| 1   | RWU  | Receiver Wake-Up<br>This bit determines if the SCI is in mute mode or not. It is set and cleared by<br>software and can be cleared by hardware when a wake-up sequence is recognized.<br>0: Receiver in Active mode<br>1: Receiver in Mute mode                                                                                                                                                                                                                                                                                                                                     |
| 0   | SBK  | <ul> <li>Send Break</li> <li>This bit set is used to send break characters. It is set and cleared by software.</li> <li>0: No break character is transmitted.</li> <li>1: Break characters are transmitted.</li> <li>Note: If the SBK bit is set to '1' and then to '0', the transmitter will send a Break word at the end of the current word.</li> </ul>                                                                                                                                                                                                                          |

 Table 64.
 SCICR2 register description (continued)



#### Using a prebyte

The instructions are described with one to four opcodes.

In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede.

The whole instruction becomes:

- PC-2 End of previous instruction
- PC-1 Prebyte
- PC Opcode
- PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address

These prebytes enable the instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are:

- PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one.
- PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode.
- PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one.



# 12.6.3 Crystal and ceramic resonator oscillators

The ST7 internal clock can be supplied with four different crystal/ceramic resonator oscillators. All the information given in this paragraph are based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                             | Parameter                                                                                                          | Conditions                                                                                                                                                                                                          | Min                  | Тур                     | Max                      | Unit |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|--------------------------|------|
| fosc                               | Oscillator frequency <sup>(1)</sup>                                                                                | LP: low power oscillator<br>MP: medium power oscillator<br>MS: medium speed oscillator<br>HS: high speed oscillator                                                                                                 | 1<br>>2<br>>4<br>>8  |                         | 2<br>4<br>8<br>16        | MHz  |
| R <sub>F</sub>                     | Feedback resistor <sup>(2)</sup>                                                                                   |                                                                                                                                                                                                                     | 20                   |                         | 40                       | kΩ   |
| C <sub>L1</sub><br>C <sub>L2</sub> | Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator $(R_S)^{(3)}$ | $\begin{array}{l} R_{S} = 200\Omega \ LP \ \text{oscillator} \\ R_{S} = 200\Omega \ MP \ \text{oscillator} \\ R_{S} = 200\Omega \ MS \ \text{oscillator} \\ R_{S} = 100\Omega \ HS \ \text{oscillator} \end{array}$ | 22<br>22<br>18<br>15 |                         | 56<br>46<br>33<br>33     | pF   |
| i <sub>2</sub>                     | OSC2 driving current                                                                                               | $V_{DD} = 5V, V_{IN} = V_{SS}$<br>LP oscillator<br>MP oscillator<br>MS oscillator<br>HS oscillator                                                                                                                  |                      | 80<br>160<br>310<br>610 | 150<br>250<br>460<br>910 | μΑ   |

Table 95. Crystal and ceramic resonator oscillators

1. The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value. Refer to crystal/ceramic resonator manufacturer for more details.

 Data based on characterization results, not tested in production. The relatively low value of the RF resistor, offers a good protection against issues resulting from use in a humid environment, due to the induced leakage and the bias condition change. However, it is recommended to take this point into account if the microcontroller is used in tough humidity conditions.

3. For C<sub>L1</sub> and C<sub>L2</sub> it is recommended to use high-quality ceramic capacitors in the 5pF to 25pF range (typ.) designed for high-frequency applications and selected to match the requirements of the crystal or resonator. C<sub>L1</sub> and C<sub>L2</sub>, are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of C<sub>L1</sub> and C<sub>L2</sub>. PCB and MCU pin capacitance must be included when sizing C<sub>L1</sub> and C<sub>L2</sub> (10 pF can be used as a rough estimate of the combined pin and board capacitance).

# Figure 64. Typical application with a crystal or ceramic resonator (8/16 Kbyte Flash and ROM devices)





#### 2. Not tested in production.

# 12.8.3 Absolute maximum ratings (electrical sensitivity)

Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

## Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated for standard microcontrollers: Human Body Model and Charged Device Model. These tests conform to standards JESD22-A114 and JESD22-C101. There is an additional model for automotive microcontrollers: Machine Model, JESD22-A115.

| Symbol                | Ratings                                                              | Ratings Conditions Maxir |      |   |  |  |
|-----------------------|----------------------------------------------------------------------|--------------------------|------|---|--|--|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)                   |                          | 2000 |   |  |  |
| V <sub>ESD(MM)</sub>  | Electrostatic discharge voltage (machine model) $T_A = +25^{\circ}C$ |                          | 200  | V |  |  |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charged device model)               |                          | 750  |   |  |  |

 Table 103.
 Absolute maximum ratings

1. Data based on characterization results, not tested in production.

## Static and dynamic Latch-Up

- LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.
- **DLU**: Electrostatic discharges (one positive then one negative test) are applied to each pin of three samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards. For more details, refer to the application note AN1181.



Figure 81. SPI master timing diagram<sup>(1)</sup>

- 1. Measurement points are done at CMOS levels:  $0.3xV_{DD}$  and  $0.7xV_{DD}$ .
- When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

# 12.13 10-bit ADC characteristics

Subject to general operating conditions for  $V_{DD}$ ,  $f_{CPU}$ , and  $T_A$  unless otherwise specified.

| Symbol            | Parameter                                             | Conditions                              | Min       | Тур | Max               | Unit |
|-------------------|-------------------------------------------------------|-----------------------------------------|-----------|-----|-------------------|------|
| f <sub>ADC</sub>  | ADC clock frequency                                   |                                         | 0.4       |     | 2                 | MHz  |
| V <sub>AREF</sub> | Analog reference voltage                              | $0.7^*V_{DD} \le V_{AREF} \le V_{DD}$   | 3.8       |     | V <sub>DD</sub>   | V    |
| V <sub>AIN</sub>  | Conversion voltage range <sup>(1)</sup>               |                                         | $V_{SSA}$ |     | V <sub>AREF</sub> | v    |
| I.,               | Input leakage current for analog input <sup>(2)</sup> | $-40^\circ C \leq T_A \leq +85^\circ C$ |           |     | ±250              | nA   |
| 'lkg              |                                                       | Other T <sub>A</sub> ranges             |           |     | ±1                | μA   |
| R <sub>AIN</sub>  | External input impedance                              |                                         |           |     | See               | kΩ   |
| C <sub>AIN</sub>  | External capacitor on analog input                    |                                         |           |     | Figure 82<br>and  | pF   |
| f <sub>AIN</sub>  | Variation freq. of analog input signal                |                                         |           |     | Figure 83         | Hz   |
| C <sub>ADC</sub>  | Internal sample and hold capacitor                    |                                         |           | 12  |                   | pF   |

 Table 111.
 10-bit ADC characteristics

