Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | C166SV2 | | Core Size | 16-Bit | | Speed | 66MHz | | Connectivity | CANbus, EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI | | Peripherals | I²S, POR, PWM, WDT | | Number of I/O | 75 | | Program Memory Size | 192KB (192K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 24K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V | | Data Converters | A/D 11x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP Exposed Pad | | Supplier Device Package | PG-LQFP-100-3 | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/xe164g24f66lacfxqma1 | Edition 2008-08 Published by Infineon Technologies AG 81726 Munich, Germany © 2008 Infineon Technologies AG #### **Legal Disclaimer** All Rights Reserved. The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). #### **Warnings** Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | 1 | Summary of Features | |------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | <b>2</b><br>2.1 | General Device Information 9 Pin Configuration and Definition 10 | | 3<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7<br>3.8<br>3.9<br>3.10<br>3.11<br>3.12<br>3.13<br>3.14<br>3.15 | Functional Description31Memory Subsystem and Organization32External Bus Controller35Central Processing Unit (CPU)36Interrupt System38On-Chip Debug Support (OCDS)44Capture/Compare Unit (CAPCOM2)45Capture/Compare Units CCU6x48General Purpose Timer (GPT12E) Unit50Real Time Clock54A/D Converters56Universal Serial Interface Channel Modules (USIC)57MultiCAN Module59Watchdog Timer61Clock Generation61Parallel Ports62 | | 3.16 | Instruction Set Summary | | 4.1<br>4.2<br>4.2.1<br>4.2.2<br>4.2.3<br>4.3<br>4.4<br>4.5<br>4.6.1<br>4.6.2<br>4.6.3<br>4.6.4<br>4.6.5<br>4.6.6 | Electrical Parameters67General Parameters67DC Parameters71DC Parameters for Upper Voltage Area73DC Parameters for Lower Voltage Area75Power Consumption77Analog/Digital Converter Parameters81System Parameters84Flash Memory Parameters86AC Parameters88Testing Waveforms88Definition of Internal Timing89External Clock Input Parameters94External Bus Timing96Synchronous Serial Interface Timing104JTAG Interface Timing107 | | <b>5</b><br>5.1<br>5.2 | Package and Reliability 109 Packaging 109 Thermal Considerations 111 | Data Sheet 3 V2.1, 2008-08 ## **Summary of Features** - 2) Specific inormation about the on-chip Flash memory in Table 2. - 3) All derivatives additionally provide 1 Kbyte SBRAM, 2 Kbytes DPRAM, and 16 Kbytes DSRAM (12 Kbytes for devices with 192 Kbytes of Flash). - 4) Specific information about the available channels in **Table 3**. Analog input channels are listed for each Analog/Digital Converter module separately (ADC0 + ADC1). Data Sheet 7 V2.1, 2008-08 # **General Device Information** Table 4 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|----------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------| | 35 | P5.15 | I | In/A | Bit 15 of Port 5, General Purpose Input | | | ADC0_CH15 | I | In/A | Analog Input Channel 15 for ADC0 | | 36 | P2.12 | O0 / I | St/B | Bit 12 of Port 2, General Purpose Input/Output | | | U0C0_<br>SELO4 | O1 | St/B | USIC0 Channel 0 Select/Control 4 Output | | | U0C1_<br>SELO3 | O2 | St/B | USIC0 Channel 1 Select/Control 3 Output | | | READY | I | St/B | External Bus Interface READY Input | | 37 | P2.11 | O0 / I | St/B | Bit 11 of Port 2, General Purpose Input/Output | | | U0C0_<br>SELO2 | 01 | St/B | USIC0 Channel 0 Select/Control 2 Output | | | U0C1_<br>SELO2 | O2 | St/B | USIC0 Channel 1 Select/Control 2 Output | | | BHE/WRH | ОН | St/B | External Bus Interf. High-Byte Control Output Can operate either as Byte High Enable (BHE) or as Write strobe for High Byte (WRH). | | 39 | P2.0 | O0 / I | St/B | Bit 0 of Port 2, General Purpose Input/Output | | | AD13 | OH/I | St/B | External Bus Interface Address/Data Line 13 | | | RxDC0C | I | St/B | CAN Node 0 Receive Data Input | | 40 | P2.1 | O0 / I | St/B | Bit 1 of Port 2, General Purpose Input/Output | | | TxDC0 | 01 | St/B | CAN Node 0 Transmit Data Output | | | AD14 | OH/I | St/B | External Bus Interface Address/Data Line 14 | | | ESR1_5 | 1 | St/B | ESR1 Trigger Input 5 | | | EX0AINA | I | St/B | External Interrupt Trigger Input | | 41 | P2.2 | O0 / I | St/B | Bit 2 of Port 2, General Purpose Input/Output | | | TxDC1 | 01 | St/B | CAN Node 1 Transmit Data Output | | | AD15 | OH/I | St/B | External Bus Interface Address/Data Line 15 | | | ESR2_5 | 1 | St/B | ESR2 Trigger Input 5 | | | EX1AINA | I | St/B | External Interrupt Trigger Input | | 42 | P4.0 | O0 / I | St/B | Bit 0 of Port 4, General Purpose Input/Output | | | CC2_24 | O3 / I | St/B | CAPCOM2 CC24IO Capture Inp./ Compare Out. | | | CS0 | ОН | St/B | External Bus Interface Chip Select 0 Output | # **General Device Information** Table 4 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | | Function | |-----|------------------|--------|------|-------------------------------------------------| | | | | Туре | | | 89 | P10.14 | O0 / I | St/B | Bit 14 of Port 10, General Purpose Input/Output | | | U1C0_<br>SELO1 | 01 | St/B | USIC1 Channel 0 Select/Control 1 Output | | | U0C1_DOUT | O2 | St/B | USIC0 Channel 1 Shift Data Output | | | RD | ОН | St/B | External Bus Interface Read Strobe Output | | | ESR2_2 | I | St/B | ESR2 Trigger Input 2 | | | U0C1_DX0C | I | St/B | USIC0 Channel 1 Shift Data Input | | | RxDC3C | I | St/B | CAN Node 3 Receive Data Input | | 90 | P1.4 | O0 / I | St/B | Bit 4 of Port 1, General Purpose Input/Output | | | CCU62_<br>COUT61 | 01 | St/B | CCU62 Channel 1 Output | | | U1C1_<br>SELO4 | O2 | St/B | USIC1 Channel 1 Select/Control 4 Output | | | U2C0_<br>SELO5 | О3 | St/B | USIC2 Channel 0 Select/Control 5 Output | | | A12 | ОН | St/B | External Bus Interface Address Line 12 | | | U2C0_DX2B | I | St/B | USIC2 Channel 0 Shift Control Input | | 91 | P10.15 | O0 / I | St/B | Bit 15 of Port 10, General Purpose Input/Output | | | U1C0_<br>SELO2 | 01 | St/B | USIC1 Channel 0 Select/Control 2 Output | | | U0C1_DOUT | O2 | St/B | USIC0 Channel 1 Shift Data Output | | | U1C0_DOUT | О3 | St/B | USIC1 Channel 0 Shift Data Output | | | ALE | ОН | St/B | External Bus Interf. Addr. Latch Enable Output | | | U0C1_DX1C | I | St/B | USIC0 Channel 1 Shift Clock Input | | 92 | P1.5 | O0 / I | St/B | Bit 5 of Port 1, General Purpose Input/Output | | | CCU62_<br>COUT60 | 01 | St/B | CCU62 Channel 0 Output | | | U1C1_<br>SELO3 | O2 | St/B | USIC1 Channel 1 Select/Control 3 Output | | | BRKOUT | О3 | St/B | OCDS Break Signal Output | | | A13 | ОН | St/B | External Bus Interface Address Line 13 | | | U2C0_DX0C | I | St/B | USIC2 Channel 0 Shift Data Input | With this hardware most XE164 instructions can be executed in a single machine cycle of 12.5 ns with an 80-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle, no matter how many bits are shifted. Also, multiplication and most MAC instructions execute in one cycle. All multiple-cycle instructions have been optimized so that they can be executed very fast; for example, a 32-/16-bit division is started within 4 cycles while the remaining cycles are executed in the background. Another pipeline optimization, the branch target prediction, eliminates the execution time of branch instructions if the prediction was correct. The CPU has a register context consisting of up to three register banks with 16 word-wide GPRs each at its disposal. One of these register banks is physically allocated within the on-chip DPRAM area. A Context Pointer (CP) register determines the base address of the active register bank accessed by the CPU at any time. The number of these register bank copies is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others. A system stack of up to 32 Kwords is provided for storage of temporary data. The system stack can be allocated to any location within the address space (preferably in the on-chip RAM area); it is accessed by the CPU with the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared with the stack pointer value during each stack access to detect stack overflow or underflow. The high performance of the CPU hardware implementation can be best utilized by the programmer with the highly efficient XE164 instruction set. This includes the following instruction classes: - Standard Arithmetic Instructions - DSP-Oriented Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands. Data Sheet 37 V2.1, 2008-08 The XE164 includes an excellent mechanism to identify and process exceptions or error conditions that arise during run-time, the so-called 'Hardware Traps'. A hardware trap causes an immediate non-maskable system reaction similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. **Table 7** shows all possible exceptions or error conditions that can arise during runtime: Table 7 Trap Summary | Exception Condition | Trap<br>Flag | Trap<br>Vector | Vector<br>Location <sup>1)</sup> | Trap<br>Number | Trap<br>Priority | |--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------| | Reset Functions | _ | RESET | xx'0000 <sub>H</sub> | 00 <sub>H</sub> | Ш | | Class A Hardware Traps: System Request 0 Stack Overflow Stack Underflow Software Break | SR0<br>STKOF<br>STKUF<br>SOFTBRK | SR0TRAP<br>STOTRAP<br>STUTRAP<br>SBRKTRAP | xx'0008 <sub>H</sub><br>xx'0010 <sub>H</sub><br>xx'0018 <sub>H</sub><br>xx'0020 <sub>H</sub> | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub><br>08 <sub>H</sub> | <br> <br> <br> | | Class B Hardware Traps: System Request 1 Undefined Opcode Memory Access Error Protected Instruction Fault Illegal Word Operand Access | SR1<br>UNDOPC<br>ACER<br>PRTFLT<br>ILLOPA | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub><br>xx'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> | | Reserved | _ | _ | [2C <sub>H</sub> - 3C <sub>H</sub> ] | [0B <sub>H</sub> - 0F <sub>H</sub> ] | _ | | Software Traps: • TRAP Instruction | _ | _ | Any<br>[xx'0000 <sub>H</sub> -<br>xx'01FC <sub>H</sub> ]<br>in steps of<br>4 <sub>H</sub> | Any<br>[00 <sub>H</sub> -<br>7F <sub>H</sub> ] | Current<br>CPU<br>Priority | Register VECSEG defines the segment where the vector table is located to. Bitfield VECSC in register CPUCON1 defines the distance between two adjacent vectors. This table represents the default setting, with a distance of 4 (two words) between two vectors. Data Sheet 43 V2.1, 2008-08 # 3.5 On-Chip Debug Support (OCDS) The On-Chip Debug Support system built into the XE164 provides a broad range of debug and emulation features. User software running on the XE164 can be debugged within the target system environment. The OCDS is controlled by an external debugging device via the debug interface. This consists of the JTAG port conforming to IEEE-1149. The debug interface can be completed with an optional break interface. The debugger controls the OCDS with a set of dedicated registers accessible via the debug interface (JTAG). In addition the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU. Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported, as is the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU halt, a monitor call, a data transfer, or/and the activation of an external signal. Tracing data can be obtained via the debug interface, or via the external bus interface for increased performance. The JTAG interface uses four interface signals, to communicate with external circuitry. The debug interface can be amended with two optional break lines. Data Sheet 44 V2.1, 2008-08 Figure 6 CCU6 Block Diagram Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. Timer T13 can work in compare mode only. The multi-channel control unit generates output patterns that can be modulated by timer T12 and/or timer T13. The modulation sources can be selected and combined for signal modulation. Data Sheet 49 V2.1, 2008-08 ## 3.9 Real Time Clock The Real Time Clock (RTC) module of the XE164 can be clocked with a clock signal selected from internal sources or external sources (pins). The RTC basically consists of a chain of divider blocks: - Selectable 32:1 and 8:1 dividers (on off) - The reloadable 16-bit timer T14 - The 32-bit RTC timer block (accessible via registers RTCH and RTCL) consisting of: - a reloadable 10-bit timer - a reloadable 6-bit timer - a reloadable 6-bit timer - a reloadable 10-bit timer All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request. Figure 9 RTC Block Diagram Note: The registers associated with the RTC are only affected by a power reset. Data Sheet 54 V2.1, 2008-08 # **Functional Description** ### **MultiCAN Features** - CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) - Up to four independent CAN nodes - 128 independent message objects (shared by the CAN nodes) - Dedicated control registers for each CAN node - Data transfer rate up to 1 Mbit/s, individually programmable for each node - Flexible and powerful message transfer control and error handling capabilities - Full-CAN functionality for message objects: - Can be assigned to one of the CAN nodes - Configurable as transmit or receive objects, or as message buffer FIFO - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering - Remote Monitoring Mode, and frame counter for monitoring - Automatic Gateway Mode support - 16 individually programmable interrupt nodes - Analyzer mode for CAN bus monitoring # **Functional Description** Table 10 Instruction Set Summary (cont'd) | Mnemonic | Description | Byte | |--------------|---------------------------------------------------------------------------------------|------| | ROL/ROR | Rotate left/right direct word GPR | 2 | | ASHR | Arithmetic (sign bit) shift right direct word GPR | 2 | | MOV(B) | Move word (byte) data | 2/4 | | MOVBS/Z | Move byte operand to word op. with sign/zero extension | 2/4 | | JMPA/I/R | Jump absolute/indirect/relative if condition is met | 4 | | JMPS | Jump absolute to a code segment | 4 | | JB(C) | Jump relative if direct bit is set (and clear bit) | 4 | | JNB(S) | Jump relative if direct bit is not set (and set bit) | 4 | | CALLA/I/R | Call absolute/indirect/relative subroutine if condition is met | 4 | | CALLS | Call absolute subroutine in any code segment | 4 | | PCALL | Push direct word register onto system stack and call absolute subroutine | 4 | | TRAP | Call interrupt service routine via immediate trap number | 2 | | PUSH/POP | Push/pop direct word register onto/from system stack | 2 | | SCXT | Push direct word register onto system stack and update register with word operand | 4 | | RET(P) | Return from intra-segment subroutine (and pop direct word register from system stack) | 2 | | RETS | Return from inter-segment subroutine | 2 | | RETI | Return from interrupt service subroutine | 2 | | SBRK | Software Break | 2 | | SRST | Software Reset | 4 | | IDLE | Enter Idle Mode | 4 | | PWRDN | Unused instruction <sup>1)</sup> | 4 | | SRVWDT | Service Watchdog Timer | 4 | | DISWDT/ENWDT | Disable/Enable Watchdog Timer | 4 | | EINIT | End-of-Initialization Register Lock | 4 | | ATOMIC | Begin ATOMIC sequence | 2 | | EXTR | Begin EXTended Register sequence | 2 | | EXTP(R) | Begin EXTended Page (and Register) sequence | 2/4 | | EXTS(R) | Begin EXTended Segment (and Register) sequence | 2/4 | # **Functional Description** Table 10 Instruction Set Summary (cont'd) | Mnemonic | Description | Bytes | |--------------|-------------------------------------|-------| | NOP | Null operation | 2 | | CoMUL/CoMAC | Multiply (and accumulate) | 4 | | CoADD/CoSUB | Add/Subtract | 4 | | Co(A)SHR | (Arithmetic) Shift right | 4 | | CoSHL | Shift left | 4 | | CoLOAD/STORE | Load accumulator/Store MAC register | 4 | | CoCMP | Compare | 4 | | CoMAX/MIN | Maximum/Minimum | 4 | | CoABS/CoRND | Absolute value/Round accumulator | 4 | | CoMOV | Data move | 4 | | CoNEG/NOP | Negate accumulator/Null operation | 4 | <sup>1)</sup> The Enter Power Down Mode instruction is not used in the XE164, due to the enhanced power control scheme. PWRDN will be correctly decoded, but will trigger no action. ## 4.2.1 DC Parameters for Upper Voltage Area These parameters apply to the upper IO voltage range, 4.5 V $\leq V_{DDP} \leq$ 5.5 V. Table 14 DC Characteristics for Upper Voltage Range (Operating Conditions apply)<sup>1)</sup> | Parameter | Symbol | Values | | | Unit | Note / | | |--------------------------------------------------------|---------------------|------------------------------|------|-----------------------------|------|---------------------------------------------------------------------------------------------------------|--| | | | Min. Typ. | | Max. | | Test Condition | | | Input low voltage (all except XTAL1) | $V_{\rm IL}$ SR | -0.3 | _ | $0.3 \times V_{\text{DDP}}$ | V | - | | | Input high voltage (all except XTAL1) | $V_{IH}SR$ | $0.7 imes V_{ m DDP}$ | _ | V <sub>DDP</sub> + 0.3 | V | _ | | | Input Hysteresis <sup>2)</sup> | HYS CC | $0.11 \\ \times V_{\rm DDP}$ | _ | _ | V | $V_{\rm DDP}$ in [V],<br>Series<br>resistance = 0 $\Omega$ | | | Output low voltage | $V_{OL}CC$ | _ | _ | 1.0 | V | $I_{\rm OL} \leq I_{\rm OLmax}^{3)}$ | | | Output low voltage | $V_{OL}CC$ | _ | _ | 0.4 | V | $I_{\rm OL} \leq I_{\rm OLnom}^{3)4)}$ | | | Output high voltage <sup>5)</sup> | $V_{OH}CC$ | V <sub>DDP</sub> - 1.0 | _ | _ | V | $I_{\text{OH}} \ge I_{\text{OHmax}}^{3)}$ | | | Output high voltage <sup>5)</sup> | $V_{OH}CC$ | V <sub>DDP</sub> - 0.4 | _ | _ | V | $I_{\text{OH}} \ge I_{\text{OHnom}}^{3)4)}$ | | | Input leakage current (Port 5, Port 15) <sup>6)</sup> | $I_{\rm OZ1}$ CC | _ | ±10 | ±200 | nA | $0 \ V < V_{IN} < V_{DDP}$ | | | Input leakage current (all other) <sup>6)7)</sup> | I <sub>OZ2</sub> CC | - | ±0.2 | ±5 | μΑ | $T_{\rm J} \le 110 {\rm ^{\circ}C},$ 0.45 V < $V_{\rm IN}$ < $V_{\rm DDP}$ | | | Pull level keep current | $I_{PLK}$ | _ | _ | ±30 | μΑ | $V_{\text{PIN}} \ge V_{\text{IH}} \text{ (up)}^{8)}$<br>$V_{\text{PIN}} \le V_{\text{IL}} \text{ (dn)}$ | | | Pull level force current | $I_{PLF}$ | ±250 | _ | _ | μΑ | $V_{PIN} \leq V_{IL} \; (up)^{8)} \ V_{PIN} \geq V_{IH} \; (dn)$ | | | Pin capacitance <sup>9)</sup> (digital inputs/outputs) | $C_{IO}$ CC | _ | _ | 10 | pF | | | <sup>1)</sup> Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{OV}$ . Data Sheet 73 V2.1, 2008-08 <sup>2)</sup> Not subject to production test - verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions. <sup>3)</sup> The maximum deliverable output current of a port driver depends on the selected output driver mode, see **Table 13**, **Current Limits for Port Output Drivers**. The limit for pin groups must be respected. ## 4.2.3 Power Consumption The power consumed by the XE164 depends on several factors such as supply voltage, operating frequency, active circuits, and operating temperature. The power consumption specified here consists of two components: - The switching current $I_{\rm S}$ depends on the device activity - The leakage current $I_{1K}$ depends on the device temperature To determine the actual power consumption, always both components, switching current $I_{\rm S}$ (Table 16) and leakage current $I_{\rm LK}$ (Table 17) must be added: $$I_{\text{DDP}} = I_{\text{S}} + I_{\text{LK}}$$ . Note: The power consumption values are not subject to production test. They are verified by design/characterization. To determine the total power consumption for dimensioning the external power supply, also the pad driver currents must be considered. The given power consumption parameters and their values refer to specific operating conditions: #### Active mode: Regular operation, i.e. peripherals are active, code execution out of Flash. ## Stopover mode: Crystal oscillator and PLL stopped, Flash switched off, clock in domain DMP\_1 stopped. Note: The maximum values cover the complete specified operating range of all manufactured devices. The typical values refer to average devices under typical conditions, such as nominal supply voltage, room temperature, application-oriented activity. After a power reset, the decoupling capacitors for $V_{\rm DDI}$ are charged with the maximum possible current, see parameter $I_{\rm CC}$ in Table 20. For additional information, please refer to Section 5.2, Thermal Considerations. Data Sheet 77 V2.1, 2008-08 ### 4.6 AC Parameters These parameters describe the dynamic behavior of the XE164. # 4.6.1 Testing Waveforms These values are used for characterization and production testing (except pin XTAL1). Figure 16 Input Output Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, but begins to float when a 100 mV change from the loaded $V_{\rm OH}/V_{\rm OI}$ level occurs ( $I_{\rm OH}/I_{\rm OI}$ = 20 mA). MCA05565 Figure 17 Floating Waveforms Figure 23 Demultiplexed Bus Cycle Data Sheet 101 V2.1, 2008-08 Table 32 SSC Master/Slave Mode Timing for Lower Voltage Range (Operating Conditions apply), $C_L = 50 \text{ pF}$ | Parameter | Symbol | Values | | | Unit | Note / | |-------------------------------------------------------------------|---------------------------|--------------------------|------|------|------|--------------------| | | | Min. | Тур. | Max. | | Test Co<br>ndition | | Master Mode Timing | | | | | | | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | 0 | _ | 1) | ns | 2) | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | $0.5 \times t_{\rm BIT}$ | _ | 3) | ns | 2) | | Transmit data output valid time | t <sub>3</sub> CC | -13 | _ | 16 | ns | | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 48 | _ | _ | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -11 | _ | _ | ns | | | Slave Mode Timing | | | | | 1 | | | Select input DX2 setup to first clock input DX1 transmit edge | <i>t</i> <sub>10</sub> SR | 12 | _ | _ | ns | 4) | | Select input DX2 hold after last clock input DX1 receive edge | <i>t</i> <sub>11</sub> SR | 8 | _ | _ | ns | 4) | | Data input DX0 setup time to clock input DX1 receive edge | <i>t</i> <sub>12</sub> SR | 12 | _ | - | ns | 4) | | Data input DX0 hold time from clock input DX1 receive edge | <i>t</i> <sub>13</sub> SR | 8 | _ | _ | ns | 4) | | Data output DOUT valid time | t <sub>14</sub> CC | 11 | _ | 44 | ns | 4) | <sup>1)</sup> The maximum value further depends on the settings for the slave select output leading delay. <sup>2)</sup> $t_{SYS} = 1/f_{SYS}$ (= 12.5 ns @ 80 MHz) <sup>3)</sup> The maximum value depends on the settings for the slave select output trailing delay and for the shift clock output delay. <sup>4)</sup> These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0). Figure 25 USIC - SSC Master/Slave Mode Timing Note: This timing diagram shows a standard configuration where the slave select signal is low-active and the serial clock signal is not shifted and not inverted. www.infineon.com Published by Infineon Technologies AG