# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 16                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah2008g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# List of Figures

| Figure 1.  | Functional Block Diagram                        | . 3 |
|------------|-------------------------------------------------|-----|
| Figure 2.  | Counter/Timers Diagram                          | . 4 |
| Figure 3.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 5 |
| Figure 4.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 6 |
| Figure 5.  | 40-Pin PDIP/CDIP* Pin Configuration             | . 7 |
| Figure 6.  | 48-Pin SSOP Pin Configuration                   | . 8 |
| Figure 7.  | Test Load Diagram                               | 10  |
| Figure 8.  | AC Timing Diagram                               | 14  |
| Figure 9.  | Port 0 Configuration                            | 17  |
| Figure 10. | Port 1 Configuration                            | 18  |
|            | Port 2 Configuration                            |     |
| Figure 12. | Port 3 Configuration                            | 20  |
| Figure 13. | Port 3 Counter/Timer Output Configuration       | 22  |
| Figure 14. | Program Memory Map (32K OTP)                    | 24  |
| Figure 15. | Expanded Register File Architecture             | 26  |
| Figure 16. | Register Pointer                                | 27  |
| Figure 17. | Register Pointer—Detail                         | 29  |
| Figure 18. | Glitch Filter Circuitry                         | 38  |
| Figure 19. | Transmit Mode Flowchart                         | 39  |
| Figure 20. | 8-Bit Counter/Timer Circuits                    | 40  |
| Figure 21. | T8_OUT in Single-Pass Mode                      | 41  |
| Figure 22. | T8_OUT in Modulo-N Mode                         | 41  |
| Figure 23. | Demodulation Mode Count Capture Flowchart       | 42  |
| Figure 24. | Demodulation Mode Flowchart                     | 43  |
| Figure 25. | 16-Bit Counter/Timer Circuits                   | 44  |
| Figure 26. | T16_OUT in Single-Pass Mode                     | 45  |
| Figure 27. | T16_OUT in Modulo-N Mode                        | 45  |
| Figure 28. | Ping-Pong Mode Diagram                          | 47  |
| Figure 29. | Output Circuit                                  | 47  |
| Figure 30. | Interrupt Block Diagram                         | 49  |
| Figure 31. | Oscillator Configuration                        | 51  |
| Figure 32. | Port Configuration Register (PCON) (Write Only) | 53  |
| Figure 33. | STOP Mode Recovery Register                     | 55  |
| Figure 34. | SCLK Circuit                                    | 56  |



# **AC Characteristics**

Figure 8 and Table 10 describe the Alternating Current (AC) characteristics.









Figure 11. Port 2 Configuration

### Port 3 (P37–P30)

Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| Location of 32768                  | Not Accessible      |
|------------------------------------|---------------------|
| first Byte of                      | On-Chip             |
| instruction                        | ROM                 |
| executed                           |                     |
| after RESET                        | Reset Start Address |
| 11                                 | IRQ5                |
| 10                                 | IRQ5                |
| 9                                  | IRQ4                |
| 8                                  | IRQ4                |
| 7                                  | IRQ3                |
| Interrupt Vector<br>(Lower Byte) 6 | IRQ3                |
| 5                                  | IRQ2                |
| 4                                  | IRQ2                |
| (Upper Byte) 3                     | IRQ1                |
| 2                                  | IRQ1                |
| 1                                  | IRQ0                |
| 0                                  | IRQ0                |

Figure 14. Program Memory Map (32K OTP)

## **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| Z8 <sup>®</sup> Standard (                                                  | Control Registers              | Reset Condition                                |
|-----------------------------------------------------------------------------|--------------------------------|------------------------------------------------|
|                                                                             | Expanded Reg. Bank 0/Group 15* | * D7 D6 D5 D4 D3 D2 D1 D0                      |
|                                                                             |                                |                                                |
|                                                                             | FF SPL                         |                                                |
|                                                                             | FE SPH                         | U U U U U U U U                                |
| Register Pointer                                                            | FD RP                          | 0 0 0 0 0 0 0                                  |
| 7 6 5 4 3 2 1 0                                                             | FC FLAGS                       | U U U U U U U U                                |
|                                                                             | FB IMR                         | U U U U U U U U                                |
| Working Register Expanded Regist                                            | er FA IRQ                      | 0 0 0 0 0 0 0 0                                |
| Group Pointer Bank Pointer                                                  | F9 IPR                         | U U U U U U U U                                |
|                                                                             | F8 P01M                        | 1 1 0 0 1 1 1 1                                |
|                                                                             | * F7 P3M                       | 00000000                                       |
|                                                                             | * F6 P2M                       | 1 1 1 1 1 1 1 1                                |
|                                                                             | F5 Reserved                    | U U U U U U U U                                |
|                                                                             | F4 Reserved                    | U U U U U U U U                                |
|                                                                             | F3 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| Register File (Bank 0)** /                                                  | F2 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| FF F0                                                                       | F1 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| FU                                                                          | F0 Reserved                    | U U U U U U U U                                |
|                                                                             | Expanded Reg. Bank F/Group 0** |                                                |
|                                                                             | (F) OF WDTMR                   | UU001101                                       |
|                                                                             | (F) 0E Reserved                |                                                |
|                                                                             | * (F) 0D SMR2                  | 0 0 0 0 0 0 0 0                                |
|                                                                             | (F) 0C Reserved                |                                                |
| 7F                                                                          | ↑ (F) 0B SMR                   | U 0 1 0 0 0 U 0                                |
| /F                                                                          | (F) 0A Reserved                |                                                |
|                                                                             | (F) 09 Reserved                |                                                |
|                                                                             | (F) 08 Reserved                |                                                |
|                                                                             | (F) 07 Reserved                |                                                |
|                                                                             | (F) 06 Reserved                |                                                |
|                                                                             | (F) 05 Reserved                |                                                |
|                                                                             | (F) 04 Reserved                |                                                |
|                                                                             | (F) 03 Reserved                |                                                |
|                                                                             | (F) 02 Reserved                |                                                |
|                                                                             | (F) 01 Reserved                |                                                |
| Expanded Reg. Bank 0/Group (0)                                              | (F) 00 PCON                    | 1 1 1 1 1 1 1 0                                |
| (0) 03 P3 0 U                                                               | Expanded Reg. Bank D/Group 0   |                                                |
|                                                                             | (D) 0C LVD                     | $\cup \cup \cup \cup \cup \cup \cup 0$         |
| (0) 02 P2 U                                                                 | * (D) 0B HI8                   | 000000000                                      |
| * (0) 01 P1 U                                                               | * (D) 0A LO8                   | 000000000                                      |
| (0) 00 D0                                                                   | * (D) 09 HI16                  | 0 0 0 0 0 0 0 0                                |
| (0) 00 P0 U                                                                 | * (D) 08 LO16                  | 0 0 0 0 0 0 0 0                                |
| U = Unknown                                                                 | * (D) 07 TC16H                 | 0 0 0 0 0 0 0 0                                |
| * Is not reset with a Stop-Mode Recovery                                    | * (D) 06 TC16L                 | 0 0 0 0 0 0 0                                  |
| ** All addresses are in hexadecimal                                         | * (D) 05 TC8H                  | 0 0 0 0 0 0 0                                  |
| ↑ Is not reset with a Stop-Mode Recovery, except Bit 0                      | * (D) 04 TC8L                  | 0 0 0 0 0 0 0                                  |
| ↑↑ Bit 5 Is not reset with a Stop-Mode Recovery                             | 1↑ (D) 03 CTR3                 | 0 0 0 1 1 1 1 1                                |
| $\uparrow\uparrow\uparrow$ Bits 5,4,3,2 not reset with a Stop-Mode Recovery | ↑↑↑ (D) 02 CTR2                | 0 0 0 0 0 0 0                                  |
| ↑↑↑↑ Bits 5 and 4 not reset with a Stop-Mode Recovery                       | ↑↑↑↑ (D) 01 CTR1               | 0 0 0 0 0 0 0 0                                |
| ↑↑↑↑↑ Bits 5,4,3,2,1 not reset with a Stop-Mode Recovery                    | ↑↑↑↑↑ (D) 00 CTR0              | 00000000                                       |
|                                                                             | <b>B</b>                       | ·                                              |

#### Figure 15. Expanded Register File Architecture

35

#### T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

#### Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

#### Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

#### CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 14 lists and briefly describes the fields for this register.

37

In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 45.

#### Time\_Out

This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location.

#### T16\_Clock

This bit defines the frequency of the input signal to Counter/Timer16.

#### Capture\_INT\_Mask

This bit is set to allow an interrupt when data is captured into LO16 and HI16.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T16 times out.

#### P35\_Out

This bit defines whether P35 is used as a normal output pin or T16 output.

#### CTR3 T8/T16 Control Register—CTR3(D)03H

Table 15 lists and briefly describes the fields for this register. This register allows the  $T_8$  and  $T_{16}$  counters to be synchronized.

| Table 15. CTR3 | (D)03H: | T8/T16 | Control | Register |
|----------------|---------|--------|---------|----------|
|----------------|---------|--------|---------|----------|

| Field                  | Bit Position |     | Value | Description       |
|------------------------|--------------|-----|-------|-------------------|
| T <sub>16</sub> Enable | 7            | R   | 0*    | Counter Disabled  |
|                        |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| T <sub>8</sub> Enable  | -6           | R   | 0*    | Counter Disabled  |
| -                      |              | R   | 1     | Counter Enabled   |
|                        |              | W   | 0     | Stop Counter      |
|                        |              | W   | 1     | Enable Counter    |
| Sync Mode              | 5            | R/W | 0**   | Disable Sync Mode |
|                        |              |     | 1     | Enable Sync Mode  |



When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.

Ca

**Caution:** To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.



**Note:** The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.



**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.







Figure 22. T8\_OUT in Modulo-N Mode

#### **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put



#### If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

#### **Ping-Pong Mode**

This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28.

**Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation.



#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



\* Preliminary value including pin parasitics



Ceramic Resonator f = 8MHz

Figure 31. Oscillator Configuration



#### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address <code>0BH</code>.





#### SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

- \* \* Set after STOP Mode Recovery
- \* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

#### Figure 33. STOP Mode Recovery Register

#### SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



Figure 35. Stop Mode Recovery Source

61

#### Table 20. Watch-Dog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5ms min.                          |
| 0  | 1  | 10ms min.                         |
| 1  | 0  | 20ms min.                         |
| 1  | 1  | 80ms min.                         |

#### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT Mode. A 1 indicates active during HALT. The default is 1. See Figure 38.



\* CLR1 and CLR2 enable the WDT/POR and 18 Clock Reset timers respectively upon a Low-to-High input translation.

#### Figure 38. Resets and WDT



#### WDTMR During STOP (D3)

This bit determines whether or not the WDT is active during STOP Mode. Because the XTAL clock is stopped during STOP Mode, the on-board RC has to be selected as the clock source to the WDT/POR counter. A 1 indicates active during Stop. The default is 1.

#### **EPROM Selectable Options**

There are seven EPROM Selectable Options to choose from based on ROM code requirements. These options are listed in Table 21.

#### Table 21. EPROM Selectable Options

| Port 00–03 Pull-Ups               | On/Off |
|-----------------------------------|--------|
| Port 04–07 Pull-Ups               | On/Off |
| Port 10–13 Pull-Ups               | On/Off |
| Port 14–17 Pull-Ups               | On/Off |
| Port 20–27 Pull-Ups               | On/Off |
| EPROM Protection                  | On/Off |
| Watch-Dog Timer at Power-On Reset | On/Off |

#### Voltage Brown-Out/Standby

An on-chip Voltage Comparator checks that the V<sub>DD</sub> is at the required level for correct operation of the device. Reset is globally driven when V<sub>DD</sub> falls below V<sub>BO</sub>. A small drop in V<sub>DD</sub> causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the V<sub>DD</sub> is allowed to stay above V<sub>RAM</sub>, the RAM content is preserved. When the power level is returned to above V<sub>BO</sub>, the device performs a POR and functions normally.



#### R254 SPH(FEH)



General-Purpose Register

#### Figure 56. Stack Pointer High (FEH: Read/Write)

R255 SPL(FFH)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
|----|----|----|----|----|----|----|----|

Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)











Figure 59. 20-Pin PDIP Package Diagram



CONTROLLING DIMENSIONS : INCH



Figure 60. 20-Pin SOIC Package Diagram

| SYMBOL | MILL  | IMETER    | INCH |      |  |
|--------|-------|-----------|------|------|--|
| SIMBOL | MIN   | MAX       | MIN  | MAX  |  |
| A      | 2.40  | 2.65      | .094 | .104 |  |
| A1     | 0.10  | 0.30      | .004 | .012 |  |
| A2     | 2.24  | 2.44      | .088 | .096 |  |
| в      | 0.36  | 0.46      | .014 | .018 |  |
| С      | 0.23  | 0.30      | .009 | .012 |  |
| D      | 12.60 | 12.95     | .496 | .510 |  |
| E      | 7.40  | 7.60 .291 | .291 | .299 |  |
| е      | 1.27  | 1.27 BSC  |      | BSC  |  |
| н      | 10.00 | 10.65     | .394 | .419 |  |
| h      | 0.30  | 0.40      | .012 | .016 |  |
| L      | 0.60  | 1.00      | .024 | .039 |  |
| Q1     | 0.97  | 1.07      | .038 | .042 |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.









Figure 62. 28-Pin CDIP Package

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification



# D

DC characteristics 11 demodulation mode count capture flowchart 42 flowchart 43 T16 45 T8 41 description functional 23 general 2 pin 4

# Ε

**EPROM** selectable options 62 expanded register file 24 expanded register file architecture 26 expanded register file control registers 69 flag 78 interrupt mask register 77 interrupt priority register 76 interrupt request register 77 port 0 and 1 mode register 75 port 2 configuration register 73 port 3 mode register 74 port configuration register 73 register pointer 78 stack pointer high register 79 stack pointer low register 79 stop-mode recovery register 71 stop-mode recovery register 2 72 T16 control register 67 T8 and T16 common control functions register 65 T8/T16 control register 68 TC8 control register 64 watch-dog timer register 73

## F

features standby modes 1 functional description counter/timer functional blocks 38 CTR(D)01h register 33 CTR0(D)00h register 31 CTR2(D)02h register 35 CTR3(D)03h register 37 expanded register file 24 expanded register file architecture 26 HI16(D)09h register 30 HI8(D)0Bh register 30 L08(D)0Ah register 30 L0I6(D)08h register 30 program memory map 24 **RAM 23** register description 63 register file 28 register pointer 27 register pointer detail 29 SMR2(F)0D1h register 38 stack 29 TC16H(D)07h register 30 TC16L(D)06h register 31 TC8H(D)05h register 31 TC8L(D)04h register 31

# G

glitch filter circuitry 38

# Η

halt instruction, counter/timer 52

# I

input circuit 38 interrupt block diagram, counter/timer 49 interrupt types, sources and vectors 50

# L

low-voltage detection register 63