#### Zilog - ZGP323LAH2804C Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah2804c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



#### Table 2. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

#### Figure 1. Functional Block Diagram

**Z8 GP**<sup>TM</sup> **OTP MCU Family** Product Specification

# 11 Zilog

# Capacitance

Table 7 lists the capacitances.

#### Table 7. Capacitance

| Parameter                                                                                      | Maximum |  |  |  |
|------------------------------------------------------------------------------------------------|---------|--|--|--|
| Input capacitance                                                                              | 12pF    |  |  |  |
| Output capacitance                                                                             | 12pF    |  |  |  |
| I/O capacitance                                                                                | 12pF    |  |  |  |
| Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, f = 1.0 MHz, unmeasured pins returned to GND |         |  |  |  |

## **DC Characteristics**

| Table 6. DC Characteristics | Table 8. | <b>DC Characteristics</b> |
|-----------------------------|----------|---------------------------|
|-----------------------------|----------|---------------------------|

| T <sub>A</sub> = 0°C to +70°C |                                             |                 |                      |     |                          |          |                                                            |              |
|-------------------------------|---------------------------------------------|-----------------|----------------------|-----|--------------------------|----------|------------------------------------------------------------|--------------|
| Symbol                        | Parameter                                   | V <sub>CC</sub> | Min                  | Тур | Max                      | Units    | Conditions                                                 | Notes        |
| V <sub>CC</sub>               | Supply Voltage                              |                 | 2.0                  |     | 3.6                      | V        | See Note 5                                                 | 5            |
| V <sub>CH</sub>               | Clock Input High<br>Voltage                 | 2.0-3.6         | 0.8                  |     | V <sub>CC</sub> +0.3     | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>CL</sub>               | Clock Input Low<br>Voltage                  | 2.0-3.6         | V <sub>SS</sub> -0.3 |     | 0.5                      | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>IH</sub>               | Input High Voltage                          | 2.0-3.6         | 0.7 V <sub>CC</sub>  |     | V <sub>CC</sub> +0.3     | V        |                                                            |              |
| V <sub>IL</sub>               | Input Low Voltage                           | 2.0-3.6         | V <sub>SS</sub> -0.3 |     | $0.2 V_{CC}$             | V        |                                                            |              |
| V <sub>OH1</sub>              | Output High Voltage                         | 2.0-3.6         | V <sub>CC</sub> -0.4 |     |                          | V        | I <sub>OH</sub> = -0.5mA                                   |              |
| V <sub>OH2</sub>              | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-3.6         | V <sub>CC</sub> -0.8 |     |                          | V        | I <sub>OH</sub> = -7mA                                     |              |
| V <sub>OL1</sub>              | Output Low Voltage                          | 2.0-3.6         |                      |     | 0.4                      | V        | $I_{OL} = 1.0 \text{mA}$<br>$I_{OL} = 4.0 \text{mA}$       |              |
| V <sub>OL2</sub>              | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-3.6         |                      |     | 0.8                      | V        | I <sub>OL</sub> = 10mA                                     |              |
| V <sub>OFFSET</sub>           | Comparator Input<br>Offset Voltage          | 2.0-3.6         |                      |     | 25                       | mV       |                                                            |              |
| V <sub>REF</sub>              | Comparator<br>Reference<br>Voltage          | 2.0-3.6         | 0                    |     | V <sub>DD</sub><br>-1.75 | V        |                                                            |              |
| IIL                           | Input Leakage                               | 2.0-3.6         | -1                   |     | 1                        | μΑ       | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |              |
| IOL                           | Output Leakage                              | 2.0-3.6         | -1                   |     | 1                        | μΑ       | $V_{IN} = 0V, V_{CC}$                                      |              |
| ICC                           | Supply Current                              | 2.0<br>3.6      |                      |     | 10<br>15                 | mA<br>mA | at 8.0 MHz<br>at 8.0 MHz                                   | 1, 2<br>1, 2 |



### **AC Characteristics**

Figure 8 and Table 10 describe the Alternating Current (AC) characteristics.





|    |                  |                                      | T <sub>A</sub> =0°C to +70°C<br>8.0MHz   |                     |         | T <sub>A</sub> =0°C to +70°C<br>8.0MHz |       |                              |
|----|------------------|--------------------------------------|------------------------------------------|---------------------|---------|----------------------------------------|-------|------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum             | Maximum | Units                                  | Notes | Register<br>(D1, D0)         |
| 1  | ТрС              | Input Clock Period                   | 2.0–3.6                                  | 121                 | DC      | ns                                     | 1     |                              |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–3.6                                  |                     | 25      | ns                                     | 1     |                              |
| 3  | TwC              | Input Clock Width                    | 2.0–3.6                                  | 37                  |         | ns                                     | 1     |                              |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>3.6                               | 100<br>70           |         | ns                                     | 1     |                              |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–3.6                                  | 3TpC                |         |                                        | 1     |                              |
| 6  | TpTin            | Timer Input Period                   | 2.0–3.6                                  | 8TpC                |         |                                        | 1     |                              |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–3.6                                  |                     | 100     | ns                                     | 1     |                              |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>3.6                               | 100<br>70           |         | ns                                     | 1, 2  |                              |
| 9  | TwIH             | Interrupt Request<br>Input High Time | 2.0–3.6                                  | 5TpC                |         |                                        | 1, 2  |                              |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–3.6                                  | 12                  |         | ns                                     | 3     |                              |
|    |                  | Spec                                 |                                          | 10TpC               |         |                                        | 4     |                              |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–3.6                                  |                     | 5ТрС    |                                        | 4     |                              |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–3.6<br>2.0–3.6<br>2.0–3.6<br>2.0–3.6 | 5<br>10<br>20<br>80 |         | ms<br>ms<br>ms<br>ms                   |       | 0, 0<br>0, 1<br>1, 0<br>1, 1 |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–3.6                                  | 2.5                 | 10      | ms                                     |       |                              |

#### **Table 10. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.



ERF (Expanded Register File). Bits 7–4 of register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank.

>

**Note:** An expanded register bank is also referred to as an expanded register group (see Figure 15).



#### Timers

#### T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |  |
|---------------|--------------|-----|---------------------------|--|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field Bit Position |       |     | Description               |  |
|--------------------|-------|-----|---------------------------|--|
| T8_Capture_L0      | [7:0] | R/W | Captured Data - No Effect |  |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description               |  |
|----------------|--------------|-----|---------------------------|--|
| T16_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_HI | [7:0]        | R/W | Data        |







Figure 19. Transmit Mode Flowchart



ZILOG



Figure 24. Demodulation Mode Flowchart

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

#### **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

#### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).





Figure 28. Ping-Pong Mode Diagram

#### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.



#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



\* Preliminary value including pin parasitics



Ceramic Resonator f = 8MHz

Figure 31. Oscillator Configuration

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



Figure 35. Stop Mode Recovery Source



#### Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 37.

WDTMR(0F)0Fh



\* Default setting after reset

#### Figure 37. Watch-Dog Timer Mode Register (Write Only)

#### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 20.



#### WDTMR During STOP (D3)

This bit determines whether or not the WDT is active during STOP Mode. Because the XTAL clock is stopped during STOP Mode, the on-board RC has to be selected as the clock source to the WDT/POR counter. A 1 indicates active during Stop. The default is 1.

#### **EPROM Selectable Options**

There are seven EPROM Selectable Options to choose from based on ROM code requirements. These options are listed in Table 21.

#### Table 21. EPROM Selectable Options

| Port 00–03 Pull-Ups               | On/Off |
|-----------------------------------|--------|
| Port 04–07 Pull-Ups               | On/Off |
| Port 10–13 Pull-Ups               | On/Off |
| Port 14–17 Pull-Ups               | On/Off |
| Port 20–27 Pull-Ups               | On/Off |
| EPROM Protection                  | On/Off |
| Watch-Dog Timer at Power-On Reset | On/Off |

#### Voltage Brown-Out/Standby

An on-chip Voltage Comparator checks that the V<sub>DD</sub> is at the required level for correct operation of the device. Reset is globally driven when V<sub>DD</sub> falls below V<sub>BO</sub>. A small drop in V<sub>DD</sub> causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the V<sub>DD</sub> is allowed to stay above V<sub>RAM</sub>, the RAM content is preserved. When the power level is returned to above V<sub>BO</sub>, the device performs a POR and functions normally.



#### LVD(0D)0CH



\* Default

Figure 43. Voltage Detection Register

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

### **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57.





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input





#### WDTMR(0F)0FH



\* Default setting after reset

Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only)

### **Standard Control Registers**

#### R246 P2M(F6H)



\* Default setting after reset

#### Figure 48. Port 2 Mode Register (F6H: Write Only)



#### R247 P3M(F7H)



\* Default setting after reset. Not reset with Stop Mode recovery.

Figure 49. Port 3 Mode Register (F7H: Write Only)



#### R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)







Figure 63. 28-Pin SOIC Package Diagram