Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323lah2804c00tr | ## **Table of Contents** | Development Features | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions 10 | | DC Characteristics | | AC Characteristics | | Pin Functions 16 XTAL1 Crystal 1 (Time-Based Input) 16 XTAL2 Crystal 2 (Time-Based Output) 16 Port 0 (P07–P00) 16 Port 1 (P17–P10) 17 Port 2 (P27–P20) 18 Port 3 (P37–P30) 19 RESET (Input, Active Low) 23 | | Functional Description 23 Program Memory 23 RAM 23 Expanded Register File 24 Register File 28 Stack 29 Timers 30 Counter/Timer Functional Blocks 38 | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) 69 | | Standard Control Registers | | Package Information | | Ordering Information | | Precharacterization Product 95 | # List of Figures | Figure 1. | Functional Block Diagram 3 | |------------|----------------------------------------------------| | Figure 2. | Counter/Timers Diagram | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | | Figure 6. | 48-Pin SSOP Pin Configuration | | Figure 7. | Test Load Diagram | | Figure 8. | AC Timing Diagram | | Figure 9. | Port 0 Configuration | | Figure 10. | Port 1 Configuration | | Figure 11. | Port 2 Configuration | | Figure 12. | Port 3 Configuration | | Figure 13. | Port 3 Counter/Timer Output Configuration | | Figure 14. | Program Memory Map (32K OTP) | | Figure 15. | Expanded Register File Architecture 26 | | Figure 16. | Register Pointer | | Figure 17. | Register Pointer—Detail | | Figure 18. | Glitch Filter Circuitry | | Figure 19. | Transmit Mode Flowchart 39 | | Figure 20. | 8-Bit Counter/Timer Circuits | | Figure 21. | T8_OUT in Single-Pass Mode | | Figure 22. | T8_OUT in Modulo-N Mode | | Figure 23. | Demodulation Mode Count Capture Flowchart 42 | | Figure 24. | Demodulation Mode Flowchart 43 | | Figure 25. | 16-Bit Counter/Timer Circuits 44 | | Figure 26. | T16_OUT in Single-Pass Mode | | Figure 27. | T16_OUT in Modulo-N Mode | | Figure 28. | Ping-Pong Mode Diagram 47 | | Figure 29. | Output Circuit | | Figure 30. | Interrupt Block Diagram | | Figure 31. | Oscillator Configuration | | Figure 32. | Port Configuration Register (PCON) (Write Only) 53 | | Figure 33. | STOP Mode Recovery Register 55 | | Figure 34. | SCLK Circuit 56 | Figure 2. Counter/Timers Diagram ## **Pin Description** The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 5. For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production. Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|------------------------------------------------------|---------------------------------------------| | 1–3 | P25-P27 | Port 2, Bits 5,6,7 | Input/Output | | 4 | P07 | Port 0, Bit 7 | Input/Output | | 5 | $V_{DD}$ | Power Supply | | | 6 | XTAL2 | Crystal Oscillator Clock | Output | | 7 | XTAL1 | Crystal Oscillator Clock | Input | | 8–10 | P31–P33 | Port 3, Bits 1,2,3 | Input | | 11,12 | P34. P36 | Port 3, Bits 4,6 | Output | | 13 | P00/Pref1/P30 | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 | | 14 | P01 | Port 0, Bit 1 | Input/Output | | 15 | V <sub>SS</sub> | Ground | | | 16–20 | P20-P24 | Port 2, Bits 0,1,2,3,4 | Input/Output | Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin | Symbol | Direction | Description | |-------|-----------------|--------------|----------------------------------------------------------| | 1-3 | P25-P27 | Input/Output | Port 2, Bits 5,6,7 | | 4-7 | P04-P07 | Input/Output | Port 0, Bits 4,5,6,7 | | 8 | $V_{DD}$ | | Power supply | | 9 | XTAL2 | Output | Crystal, oscillator clock | | 10 | XTAL1 | Input | Crystal, oscillator clock | | 11-13 | P31-P33 | Input | Port 3, Bits 1,2,3 | | 14 | P34 | Output | Port 3, Bit 4 | | 15 | P35 | Output | Port 3, Bit 5 | | 16 | P37 | Output | Port 3, Bit 7 | | 17 | P36 | Output | Port 3, Bit 6 | | 18 | Pref1/P30 | Input | Analog ref input; connect to V <sub>CC</sub> if not used | | | Port 3 Bit 0 | | Input for Pref1/P30 | | 19-21 | P00-P02 | Input/Output | Port 0, Bits 0,1,2 | | 22 | V <sub>SS</sub> | | Ground | | 23 | P03 | Input/Output | Port 0, Bit 3 | | 24-28 | P20-P24 | Input/Output | Port 2, Bits 0-4 | Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. Table 9. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 25 | | | Cycles | 1 | #### Notes: - 1. For windowed cerdip package only. - 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> CTR1(0D)01H" on page 33). Other edge detect and IRQ modes are described in Table 11. **Note:** Comparators are powered down by entering Stop Mode. For P31-P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode. **Table 11. Port 3 Pin Function Summary** | Pin | I/O | Counter/Timers | Comparator | Interrupt | |-----------|-----|----------------|------------|-----------| | Pref1/P30 | IN | | RF1 | | | P31 | IN | IN | AN1 | IRQ2 | | P32 | IN | | AN2 | IRQ0 | | P33 | IN | | RF2 | IRQ1 | | P34 | OUT | T8 | AO1 | | | P35 | OUT | T16 | | | | P36 | OUT | T8/16 | | | | P37 | OUT | | AO2 | | | P20 | I/O | IN | | | Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5-D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2. ERF (Expanded Register File). Bits 7–4 of register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank. **Note:** An expanded register bank is also referred to as an expanded register group (see Figure 15). In Demodulation Mode, when set to 0, T16 captures and reloads on detection of all the edges. When set to 1, T16 captures and detects on the first edge but ignores the subsequent edges. For details, see the description of T16 Demodulation Mode on page 45. #### Time Out This bit is set when T16 times out (terminal count reached). To reset the bit, write a 1 to this location. #### T16 Clock This bit defines the frequency of the input signal to Counter/Timer16. #### Capture\_INT\_Mask This bit is set to allow an interrupt when data is captured into LO16 and HI16. #### Counter\_INT\_Mask Set this bit to allow an interrupt when T16 times out. #### P35\_Out This bit defines whether P35 is used as a normal output pin or T16 output. #### CTR3 T8/T16 Control Register—CTR3(D)03H Table 15 lists and briefly describes the fields for this register. This register allows the $T_8$ and $T_{16}$ counters to be synchronized. Table 15. CTR3 (D)03H: T8/T16 Control Register | Field | Bit Position | | Value | Description | |------------------------|--------------|-----|-------|-------------------| | T <sub>16</sub> Enable | 7 | R | 0* | Counter Disabled | | | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | T <sub>8</sub> Enable | -6 | R | 0* | Counter Disabled | | - | | R | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | W | 1 | Enable Counter | | Sync Mode | 5 | R/W | 0** | Disable Sync Mode | | • | | | 1 | Enable Sync Mode | Z i L O G **Note:** The letter h denotes hexadecimal values. Transition from 0 to FFh is not a timeout condition. $\wedge$ **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended. Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22. Figure 21. T8\_OUT in Single-Pass Mode Figure 22. T8\_OUT in Modulo-N Mode #### **T8 Demodulation Mode** The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put Stop Mode Recovery Source P33 \_ D1 of P3M Register P31 P32 IRQ Register Low-Voltage Interrupt Edge D6, D7 Timer 8 Timer 16 Detection Select IRQ2 IRQ4 IRQ5 IRQ0 IRQ1 IRQ3 **IRQ IMR** 5 **IPR** Global Interrupt Enable Interrupt Priority Request Logic **Vector Select** Figure 30. Interrupt Block Diagram **Table 16. Interrupt Types, Sources, and Vectors** | Name | Source | Vector Location | Comments | |------|----------------------|-----------------|------------------------------------------------| | IRQ0 | P32 | 0,1 | External (P32), Rising, Falling Edge Triggered | | IRQ1 | P33 | 2,3 | External (P33), Falling Edge Triggered | | IRQ2 | P31, T <sub>IN</sub> | 4,5 | External (P31), Rising, Falling Edge Triggered | | IRQ3 | T16 | 6,7 | Internal | | IRQ4 | T8 | 8,9 | Internal | | IRQ5 | LVD | 10,11 | Internal | When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Z8 GP<sup>TM</sup> OTP MCU Family interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service. An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable by the user. The software can poll to identify the state of the pin. Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 17. Table 17. IRQ Register | IRQ | | Interr | Interrupt Edge | | | |------|----------|--------------------|----------------|--|--| | D7 | D6 | IRQ2 (P31) | IRQ0 (P32) | | | | 0 | 0 | F | F | | | | 0 | 1 | F | R | | | | 1 | 0 | R | F | | | | 1 | 1 | R/F | R/F | | | | Note | : F = Fa | ılling Edge; R = R | tising Edge | | | PS023702-1004 Preliminary Functional Description #### **Stop Mode Recovery Register 2 (SMR2)** This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36). SMR2(0F)DH Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery. Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only) If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery. **Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation. <sup>\*</sup> Default setting after reset <sup>\* \*</sup> At the XOR gate input #### Watch-Dog Timer Mode Register (WDTMR) The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags. The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37. #### WDTMR(0F)0Fh <sup>\*</sup> Default setting after reset Figure 37. Watch-Dog Timer Mode Register (Write Only) #### WDT Time Select (D0, D1) This bit selects the WDT time period. It is configured as indicated in Table 20. ## **Expanded Register File Control Registers (0D)** The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43. <sup>\*</sup> Default setting after reset Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) <sup>\*\*</sup>Default setting after reset. Not reset with Stop Mode recovery. #### SMR2(0F)0DH Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery. - \* Default setting after reset - \* \* At the XOR gate input Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2-D4, D6 Write Only) ### R248 P01M(F8H) <sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available in 20-pin configurations. Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) ZiLOG Figure 62. 28-Pin CDIP Package | CVALDOL | MILLI | MILLIMETER | | NCH | |---------|-------|------------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 2.40 | 2.64 | .094 | .104 | | A1 | 0.10 | 0.30 | .004 | .012 | | A2 | 2.24 | 2.44 | .088 | .096 | | В | 0.36 | 0.46 | .014 | .018 | | С | 0.23 | 0.30 | .009 | .012 | | D | 17.78 | 18.00 | .700 | .710 | | E | 7.40 | 7.60 | .291 | .299 | | е | 1.27 | BSC BSC | .05 | D BSC | | Н | 10.00 | 10.65 | .394 | .419 | | h | 0.30 | 0.71 | .012 | .028 | | L | 0.61 | 1.00 | .024 | .039 | | Q1 | 0.97 | 1.09 | .038 | .043 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 63. 28-Pin SOIC Package Diagram | 16KB Standard Temperature: 0° to +70°C | | | | | | |----------------------------------------|---------------------|----------------|---------------------|--|--| | Part Number | Description | Part Number | Description | | | | ZGP323LSH4816C | 48-pin SSOP 16K OTP | ZGP323LSS2816C | 28-pin SOIC 16K OTP | | | | ZGP323LSP4016C | 40-pin PDIP 16K OTP | ZGP323LSH2016C | 20-pin SSOP 16K OTP | | | | ZGP323LSH2816C | 28-pin SSOP 16K OTP | ZGP323LSP2016C | 20-pin PDIP 16K OTP | | | | ZGP323LSP2816C | 28-pin PDIP 16K OTP | ZGP323LSS2016C | 20-pin SOIC 16K OTP | | | | 16KB Extended Temperature: -40° to +105°C | | | | | |-------------------------------------------|----------------|---------------------|----------------|---------------------| | | Part Number | Description | Part Number | Description | | | ZGP323LEH4816C | 48-pin SSOP 16K OTP | ZGP323LES2816C | 28-pin SOIC 16K OTP | | | ZGP323LEP4016C | 40-pin PDIP 16K OTP | ZGP323LES2016C | 20-pin SOIC 16K OTP | | | ZGP323LEH2816C | 28-pin SSOP 16K OTP | ZGP323LEH2016C | 20-pin SSOP 16K OTP | | | ZGP323LEP2816C | 28-pin PDIP 16K OTP | ZGP323LEP2016C | 20-pin PDIP 16K OTP | | 16KB Automotive Temperature: -40° to +125°C | | | | | |---------------------------------------------|-------------------------|----------------|---------------------|--| | Part Number | Description | Part Number | Description | | | ZGP323LAH4816C | 48-pin SSOP 16K OTP | ZGP323LAS2816C | 28-pin SOIC 16K OTP | | | ZGP323LAP4016C | 40-pin PDIP 16K OTP | ZGP323LAH2016C | 20-pin SSOP 16K OTP | | | ZGP323LAH2816C | 28-pin SSOP 16K OTP | ZGP323LAP2016C | 20-pin PDIP 16K OTP | | | ZGP323LAP2816C | 28-pin PDIP 16K OTP | ZGP323LAS2016C | 20-pin SOIC 16K OTP | | | | | | | | | Note: Replace C wit | h G for Lead-Free Packa | iging | | | PS023702-1004 Preliminary Ordering Information