## Zilog - ZGP323LAH2808G Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah2808g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Development Features**

Table 1 lists the features of  $ZiLOG^{(R)}$ 's Z8  $GP^{TM}$  OTP MCU Family family members.

## Table 1. Features

| Device                    | OTP (KB)     | RAM (Bytes) | I/O Lines    | Voltage Range |
|---------------------------|--------------|-------------|--------------|---------------|
| ZGP323L OTP MCU<br>Family | 4, 8, 16, 32 | 237         | 32, 24 or 16 | 2.0V–3.6V     |

- Low power consumption–6mW (typical)
- T = Temperature
  - S = Standard 0° to +70°C
  - $E = Extended 40^{\circ} to + 105^{\circ}C$
  - A = Automotive  $-40^{\circ}$  to  $+125^{\circ}$ C
- Three standby modes:
  - STOP-2µA (typical)
  - HALT-0.8mA (typical)
  - Low voltage reset
- Special architecture to automate both generation and reception of complex pulses or signals:
  - One programmable 8-bit counter/timer with two capture registers and two load registers
  - One programmable 16-bit counter/timer with one 16-bit capture register pair and one 16-bit load register pair
  - Programmable input glitch filter for pulse reception
- Six priority interrupts
  - Three external
  - Two assigned to counter/timers
  - One low-voltage detection interrupt
- Low voltage detection and high voltage detection flags
- Programmable Watch-Dog Timer/Power-On Reset (WDT/POR) circuits
- Two independent comparators with programmable interrupt polarity
- Programmable EPROM options
  - Port 0: 0–3 pull-up transistors
  - Port 0: 4–7 pull-up transistors



## Table 2. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

## Figure 1. Functional Block Diagram





### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
|----------|------------------------------------------------|
|          |                                                |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

**Note:** \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.

>





|       |             | $\bigcirc$ |                |
|-------|-------------|------------|----------------|
| NC    |             |            | 40 □ NC        |
| P25   |             |            | 39 🗖 P24       |
| P26   |             |            | 38 🗖 P23       |
| P27   | □ 4         |            | 37 🗖 P22       |
| P04   | □ 5         |            | 36 🗖 P21       |
| P05   | □ 6         | 40-Pin     | 35 🗖 P20       |
| P06   | <b>–</b> 7  | PDIP       | 34 🗖 P03       |
| P14   | □ 8         | CDIP*      | 33 🗖 P13       |
| P15   | □ 9         | ODI        | 32 🗖 P12       |
| P07   | <b>1</b> 0  |            | 31 🗖 VSS       |
| VDD   | <b>–</b> 11 |            | 30 🗖 P02       |
| P16   | <b>1</b> 2  |            | 39 🗖 P11       |
| P17   | □ 13        |            | 28 🗖 P10       |
| XTAL2 | □ 14        |            | 27 🗖 P01       |
| XTAL1 | □ 15        |            | 26 🗖 P00       |
| P31   | <b>1</b> 6  |            | 25 🗖 Pref1/P30 |
| P32   | 17          |            | 24 🗖 P36       |
| P33   | <b>1</b> 8  |            | 23 🗖 P37       |
| P34   | □ 19        |            | 22 🗖 P35       |
| NC    | 20          |            | 21 🗖 RESET     |
|       |             |            |                |

## Figure 5. 40-Pin PDIP/CDIP\* Pin Configuration

**Note:** \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.



| 40-Pin PDIP/CDIP* # | 48-Pin SSOP # | Symbol          |
|---------------------|---------------|-----------------|
| 33                  | 40            | P13             |
| 8                   | 9             | P14             |
| 9                   | 10            | P15             |
| 12                  | 15            | P16             |
| 13                  | 16            | P17             |
| 35                  | 42            | P20             |
| 36                  | 43            | P21             |
| 37                  | 44            | P22             |
| 38                  | 45            | P23             |
| 39                  | 46            | P24             |
| 2                   | 2             | P25             |
| 3                   | 3             | P26             |
| 4                   | 4             | P27             |
| 16                  | 19            | P31             |
| 17                  | 20            | P32             |
| 18                  | 21            | P33             |
| 19                  | 22            | P34             |
| 22                  | 26            | P35             |
| 24                  | 28            | P36             |
| 23                  | 27            | P37             |
| 20                  | 23            | NC              |
| 40                  | 47            | NC              |
| 1                   | 1             | NC              |
| 21                  | 25            | RESET           |
| 15                  | 18            | XTAL1           |
| 14                  | 17            | XTAL2           |
| 11                  | 12, 13        | V <sub>DD</sub> |
| 31                  | 24, 37, 38    | V <sub>SS</sub> |
| 25                  | 29            | Pref1/P30       |
|                     | 48            | NC              |
|                     |               |                 |

## Table 5. 40- and 48-Pin Configuration (Continued)





### Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edgedetection circuit is through P31 or P20 (see "T8 and T16 Common Functions—



| Z8 <sup>®</sup> Standard (                               | Control Registers              | Reset Condition                                |
|----------------------------------------------------------|--------------------------------|------------------------------------------------|
|                                                          | Expanded Reg. Bank 0/Group 15* | * D7 D6 D5 D4 D3 D2 D1 D0                      |
|                                                          |                                |                                                |
|                                                          | FF SPL                         |                                                |
|                                                          | FE SPH                         | U U U U U U U U                                |
| Register Pointer                                         | FD RP                          | 0 0 0 0 0 0 0                                  |
| 7 6 5 4 3 2 1 0                                          | FC FLAGS                       | U U U U U U U U                                |
|                                                          | FB IMR                         | U U U U U U U U                                |
| Working Register Expanded Register                       | er FA IRQ                      | 0 0 0 0 0 0 0 0                                |
| Group Pointer Bank Pointer                               | F9 IPR                         | U U U U U U U U                                |
|                                                          | F8 P01M                        | 1 1 0 0 1 1 1 1                                |
|                                                          | * F7 P3M                       | 00000000                                       |
|                                                          | * F6 P2M                       | 1 1 1 1 1 1 1 1                                |
|                                                          | F5 Reserved                    | U U U U U U U U                                |
|                                                          | F4 Reserved                    | U U U U U U U U                                |
|                                                          | F3 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| Register File (Bank 0)** /                               | F2 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| FF<br>F0                                                 | F1 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| F0                                                       | F0 Reserved                    | U U U U U U U U                                |
|                                                          | Expanded Reg. Bank F/Group 0** |                                                |
|                                                          | (F) OF WDTMR                   | UU001101                                       |
|                                                          | (F) 0E Reserved                |                                                |
|                                                          | * (F) 0D SMR2                  | 0 0 0 0 0 0 0 0                                |
|                                                          | (F) 0C Reserved                |                                                |
| 7F                                                       | ↑ (F) 0B SMR                   | U 0 1 0 0 0 U 0                                |
| /F                                                       | (F) 0A Reserved                |                                                |
|                                                          | (F) 09 Reserved                |                                                |
|                                                          | (F) 08 Reserved                |                                                |
|                                                          | (F) 07 Reserved                |                                                |
|                                                          | (F) 06 Reserved                |                                                |
|                                                          | (F) 05 Reserved                |                                                |
| ₀₅ ┝━━━━━━┓┛┙                                            | (F) 04 Reserved                |                                                |
|                                                          | (F) 03 Reserved                |                                                |
|                                                          | (F) 02 Reserved                |                                                |
|                                                          | (F) 01 Reserved                |                                                |
| Expanded Reg. Bank 0/Group (0)                           | (F) 00 PCON                    | 1 1 1 1 1 1 1 0                                |
| (0) 03 P3 0 U                                            | Expanded Reg. Bank D/Group 0   |                                                |
|                                                          | (D) 0C LVD                     | $\cup \cup \cup \cup \cup \cup \cup 0$         |
| (0) 02 P2 U                                              | * (D) 0B HI8                   | 000000000                                      |
| * (0) 01 P1 U                                            | * (D) 0A LO8                   | 000000000                                      |
|                                                          | * (D) 09 HI16                  | 0 0 0 0 0 0 0 0                                |
| (0) 00 P0 U                                              | * (D) 08 LO16                  | 0 0 0 0 0 0 0 0                                |
| U = Unknown                                              | * (D) 07 TC16H                 | 0 0 0 0 0 0 0 0                                |
| * Is not reset with a Stop-Mode Recovery                 | * (D) 06 TC16L                 | 0 0 0 0 0 0 0                                  |
| ** All addresses are in hexadecimal                      | * (D) 05 TC8H                  | 0 0 0 0 0 0 0                                  |
| ↑ Is not reset with a Stop-Mode Recovery, except Bit 0   | * (D) 04 TC8L                  | 0 0 0 0 0 0 0 0                                |
| ↑↑ Bit 5 Is not reset with a Stop-Mode Recovery          | 1↑ (D) 03 CTR3                 | 0 0 0 1 1 1 1 1                                |
| ↑↑↑ Bits 5,4,3,2 not reset with a Stop-Mode Recovery     | ↑↑↑ (D) 02 CTR2                | 0 0 0 0 0 0 0 0                                |
| ↑↑↑↑ Bits 5 and 4 not reset with a Stop-Mode Recovery    | ^^↑↑↑ (D) 01 CTR1              | 0 0 0 0 0 0 0                                  |
| ↑↑↑↑↑ Bits 5,4,3,2,1 not reset with a Stop-Mode Recovery | ↑↑↑↑↑ (D) 00 CTR0              | 000000000                                      |
|                                                          |                                | -                                              |

## Figure 15. Expanded Register File Architecture

34

| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

### Table 13. CTR1(0D)01H T8 and T16 Common Functions (Continued)

#### Note:

\*Default at Power-On Reset.

\*\*Default at Power-On Reset.Not reset with Stop Mode recovery.

## Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

## P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.

38

### Table 15. CTR3 (D)03H: T8/T16 Control Register (Continued)

| Field    | Bit Position |   | Value | Description        |
|----------|--------------|---|-------|--------------------|
| Reserved | 43210        | R | 1     | Always reads 11111 |
|          |              | W | х     | No Effect          |

Note: \*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with Stop Mode recovery.

## **Counter/Timer Functional Blocks**

## Input Circuit

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5– D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18).



### Figure 18. Glitch Filter Circuitry

## **T8 Transmit Mode**

Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19.



When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.

Ca

**Caution:** To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.



into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the timeout status bit (CTR0, D5) is set, and an interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFH (see Figure 23 and Figure 24).



Figure 23. Demodulation Mode Count Capture Flowchart





Figure 28. Ping-Pong Mode Diagram

## Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.





## SMR(0F)0BH



\* Default after Power On Reset or Watch-Dog Reset

- \* \* Set after STOP Mode Recovery
- \* \* \* At the XOR gate input

\* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

## Figure 33. STOP Mode Recovery Register

## SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.



Figure 35. Stop Mode Recovery Source



## Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR    |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

## **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.



#### CTR1(0D)01H D7 D6 D5 D3 D1 D0 D4 D2 Transmit Mode\* R/W 0 T16\_OUT is 0 initially\* 1 T16\_OUT is 1 initially **Demodulation Mode** R 0 No Falling Edge Detection R 1 Falling Edge Detection W 0 No Effect W 1 Reset Flag to 0 Transmit Mode\* R/W 0 T8\_OUT is 0 initially\* 1 T8\_OUT is 1 initially **Demodulation Mode** R 0 No Rising Edge Detection R 1 Rising Edge Detection W 0 No Effect W 1 Reset Flag to 0 Transmit Mode\* 0 0 Normal Operation\* 0 1 Ping-Pong Mode 1 0 T16\_OUT = 0 1 1 T16\_OUT = 1 **Demodulation Mode** 0 0 No Filter 0 1 4 SCLK Cycle Filter 1 0 8 SCLK Cycle Filter 1 1 Reserved Transmit Mode/T8/T16 Logic 0 0 AND\*\* 0 1 OR 1 0 NOR 1 1 NAND **Demodulation Mode** 0 0 Falling Edge Detection 0 1 Rising Edge Detection 1 0 Both Edge Detection 1 1 Reserved Transmit Mode 0 P36 as Port Output \* 1 P36 as T8/T16\_OUT **Demodulation Mode** 0 P31 as Demodulator Input 1 P20 as Demodulator Input Transmit/Demodulation Mode 0 Transmit Mode \* \* Default setting after reset \*\*Default setting after reset. Not reset with Stop Mode 1 Demodulation Mode recovery







**Notes:** Take care in differentiating the Transmit Mode from Demodulation Mode. Depending on which of these two modes is operating, the CTR1 bit has different functions.

Changing from one mode to another cannot be performed without disabling the counter/timers.





| CVANDO | MILLIMETER |      |      | INCH  |            |       |
|--------|------------|------|------|-------|------------|-------|
| SYMBOL | MIN        | NOM  | MAX  | MIN   | NOM        | MAX   |
| A      | 1.73       | 1.85 | 1.98 | 0.068 | 0.073      | 0.078 |
| A1     | 0.05       | 0.13 | 0.21 | 0.002 | 0.005      | 0.008 |
| A2     | 1.68       | 1.73 | 1.83 | 0.066 | 0.068      | 0.072 |
| В      | 0.25       | 0.30 | 0.38 | 0.010 | 0.012      | 0.015 |
| С      | 0.13       | 0.15 | 0.22 | 0.005 | 0.006      | 0.009 |
| D      | 7.07       | 7.20 | 7.33 | 0.278 | 0.283      | 0.289 |
| E      | 5.20       | 5.30 | 5.38 | 0.205 | 0.209      | 0.212 |
| e      | 0.65 BSC   |      |      |       | 0.0256 BSC | ;     |
| Н      | 7.65       | 7.80 | 7.90 | 0.301 | 0.307      | 0.311 |
| L      | 0.56       | 0.75 | 0.94 | 0.022 | 0.030      | 0.037 |
| Q1     | 0.74       | 0.78 | 0.82 | 0.029 | 0.031      | 0.032 |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram

Н

0-"8

DETAIL A







Figure 68. 48-Pin SSOP Package Design

**Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly.

>



## Μ

memory, program 23 modulo-N mode T16\_OUT 45 T8\_OUT 41

## 0

oscillator configuration 51 output circuit, counter/timer 47

## Ρ

package information 20-pin DIP package diagram 81 20-pin SSOP package diagram 82 28-pin DIP package diagram 85 28-pin SOIC package diagram 84 28-pin SSOP package diagram 86 40-pin DIP package diagram 87 48-pin SSOP package diagram 88 pin configuration 20-pin DIP/SOIC/SSOP 5 28-pin DIP/SOIC/SSOP 6 40- and 48-pin 8 40-pin DIP 7 48-pin SSOP 8 pin functions port 0 (P07 - P00) 16 port 0 (P17 - P10) 17 port 0 configuration 17 port 1 configuration 18 port 2 (P27 - P20) 18 port 2 (P37 - P30) 19 port 2 configuration 19 port 3 configuration 20 port 3 counter/timer configuration 22 reset) 23 XTAL1 (time-based input 16 XTAL2 (time-based output) 16 ping-pong mode 46 port 0 configuration 17 port 0 pin function 16

port 1 configuration 18 port 1 pin function 17 port 2 configuration 19 port 2 pin function 18 port 3 configuration 20 port 3 pin function 19 port 3counter/timer configuration 22 port configuration register 53 power connections 3 power supply 5 precharacterization product 95 program memory 23 map 24

## R

ratings, absolute maximum 10 register 59 CTR(D)01h 33 CTR0(D)00h 31 CTR2(D)02h 35 CTR3(D)03h 37 flag 78 HI16(D)09h 30 HI8(D)0Bh 30 interrupt priority 76 interrupt request 77 interruptmask 77 L016(D)08h 30 L08(D)0Ah 30 LVD(D)0Ch 63 pointer 78 port 0 and 1 75 port 2 configuration 73 port 3 mode 74 port configuration 53, 73 SMR2(F)0Dh 38 stack pointer high 79 stack pointer low 79 stop mode recovery 55 stop mode recovery 2 59 stop-mode recovery 71 stop-mode recovery 2 72 T16 control 67