# E·XFL

#### Zilog - ZGP323LAH2816C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 24                                                            |
| Program Memory Size        | 16KB (16K x 8)                                                |
| Program Memory Type        | ОТР                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 125°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah2816c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

**ZiLOG Worldwide Headquarters** 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2004 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.

# Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



# List of Tables

| Table 1.  | Features                                       |
|-----------|------------------------------------------------|
| Table 2.  | Power Connections                              |
| Table 3.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 4.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
| Table 5.  | 40- and 48-Pin Configuration 8                 |
| Table 6.  | Absolute Maximum Ratings 10                    |
| Table 7.  | Capacitance                                    |
| Table 8.  | DC Characteristics 11                          |
| Table 9.  | EPROM/OTP Characteristics 13                   |
| Table 10. | AC Characteristics 15                          |
| Table 11. | Port 3 Pin Function Summary 21                 |
| Table 12. | CTR0(D)00H Counter/Timer8 Control Register 31  |
| Table 13. | CTR1(0D)01H T8 and T16 Common Functions        |
| Table 14. | CTR2(D)02H: Counter/Timer16 Control Register   |
| Table 15. | CTR3 (D)03H: T8/T16 Control Register 37        |
| Table 16. | Interrupt Types, Sources, and Vectors          |
| Table 17. | IRQ Register 50                                |
| Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* 56   |
| Table 19. | Stop Mode Recovery Source 58                   |
| Table 20. | Watch-Dog Timer Time Select 61                 |
| Table 21. | EPROM Selectable Options 62                    |



- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0–7 pull-up transistors
- EPROM Protection
- WDT enabled at POR
- **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$  ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$  ±50% at  $V_{CC}=2$  V.

### **General Description**

The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to registermapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of userselectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, "", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 2.





#### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* | Pin | Identification |
|----------|-----------------------------|-----|----------------|
|          |                             |     | achtinoution   |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

**Note:** \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.

>

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| 40-Pin PDIP/CDIP* # | 48-Pin SSOP # | Symbol          |
|---------------------|---------------|-----------------|
| 33                  | 40            | P13             |
| 8                   | 9             | P14             |
| 9                   | 10            | P15             |
| 12                  | 15            | P16             |
| 13                  | 16            | P17             |
| 35                  | 42            | P20             |
| 36                  | 43            | P21             |
| 37                  | 44            | P22             |
| 38                  | 45            | P23             |
| 39                  | 46            | P24             |
| 2                   | 2             | P25             |
| 3                   | 3             | P26             |
| 4                   | 4             | P27             |
| 16                  | 19            | P31             |
| 17                  | 20            | P32             |
| 18                  | 21            | P33             |
| 19                  | 22            | P34             |
| 22                  | 26            | P35             |
| 24                  | 28            | P36             |
| 23                  | 27            | P37             |
| 20                  | 23            | NC              |
| 40                  | 47            | NC              |
| 1                   | 1             | NC              |
| 21                  | 25            | RESET           |
| 15                  | 18            | XTAL1           |
| 14                  | 17            | XTAL2           |
| 11                  | 12, 13        | V <sub>DD</sub> |
| 31                  | 24, 37, 38    | V <sub>SS</sub> |
| 25                  | 29            | Pref1/P30       |
|                     | 48            | NC              |

#### Table 5. 40- and 48-Pin Configuration (Continued)

12

| T <sub>A</sub> = 0°C to +70°C |                                  |                 |     |     |     |       |                                                           |       |
|-------------------------------|----------------------------------|-----------------|-----|-----|-----|-------|-----------------------------------------------------------|-------|
| Symbol                        | Parameter                        | V <sub>CC</sub> | Min | Тур | Max | Units | Conditions                                                | Notes |
| I <sub>CC1</sub>              | Standby Current                  | 2.0             |     |     | 3   | mA    | V <sub>IN</sub> = 0V, V <sub>CC</sub> at 8.0MHz           | 1, 2  |
|                               | (HALT Mode)                      | 3.6             |     |     | 5   |       | Same as above                                             | 1, 2  |
|                               |                                  | 2.0             |     |     | 2   |       | Clock Divide-by-16 at 8.0MHz                              | 1, 2  |
|                               |                                  | 3.6             |     |     | 4   |       | Same as above                                             | 1, 2  |
| I <sub>CC2</sub>              | Standby Current (Stop            | 2.0             |     |     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3     |
|                               | Mode)                            | 3.6             |     |     | 10  | μΑ    | Same as above                                             | 3     |
|                               |                                  | 2.0             |     |     | 500 | μA    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running     | 3     |
|                               |                                  | 3.6             |     |     | 800 | μA    | Same as above                                             | 3     |
| I <sub>LV</sub>               | Standby Current<br>(Low Voltage) |                 |     |     | 10  | μΑ    | Measured at 1.3V                                          | 4     |
| V <sub>BO</sub>               | V <sub>CC</sub> Low Voltage      |                 |     |     | 2.0 | V     | 8MHz maximum                                              |       |
| BO                            | Protection                       |                 |     |     |     |       | Ext. CLK Freq.                                            |       |
| V <sub>LVD</sub>              | Vcc Low Voltage                  |                 |     | 2.4 |     | V     |                                                           |       |
|                               | Detection                        |                 |     |     |     |       |                                                           |       |
| V <sub>HVD</sub>              | Vcc High Voltage                 |                 |     | 2.7 |     | V     |                                                           |       |
|                               | Detection                        |                 |     |     |     |       |                                                           |       |
|                               |                                  |                 |     |     |     |       |                                                           |       |

#### Table 8. DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit. 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to the  $V_{DD}$  and  $V_{SS}$  pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

|    |                  |                                      | T <sub>A</sub> =0°C to +70°C<br>8.0MHz   |                     |         | Watch-Dog<br>Timer   |       |                              |
|----|------------------|--------------------------------------|------------------------------------------|---------------------|---------|----------------------|-------|------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum             | Maximum | Units                | Notes | Register<br>(D1, D0)         |
| 1  | ТрС              | Input Clock Period                   | 2.0–3.6                                  | 121                 | DC      | ns                   | 1     |                              |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–3.6                                  |                     | 25      | ns                   | 1     |                              |
| 3  | TwC              | Input Clock Width                    | 2.0–3.6                                  | 37                  |         | ns                   | 1     |                              |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>3.6                               | 100<br>70           |         | ns                   | 1     |                              |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–3.6                                  | 3TpC                |         |                      | 1     |                              |
| 6  | TpTin            | Timer Input Period                   | 2.0–3.6                                  | 8TpC                |         |                      | 1     |                              |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–3.6                                  |                     | 100     | ns                   | 1     |                              |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>3.6                               | 100<br>70           |         | ns                   | 1, 2  |                              |
| 9  | TwIH             | Interrupt Request<br>Input High Time | 2.0–3.6                                  | 5TpC                |         |                      | 1, 2  |                              |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–3.6                                  | 12                  |         | ns                   | 3     |                              |
|    |                  | Spec                                 |                                          | 10TpC               |         |                      | 4     |                              |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–3.6                                  |                     | 5ТрС    |                      | 4     |                              |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–3.6<br>2.0–3.6<br>2.0–3.6<br>2.0–3.6 | 5<br>10<br>20<br>80 |         | ms<br>ms<br>ms<br>ms |       | 0, 0<br>0, 1<br>1, 0<br>1, 1 |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–3.6                                  | 2.5                 | 10      | ms                   |       |                              |

#### **Table 10. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.



**Note:** The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.



**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.







Figure 22. T8\_OUT in Modulo-N Mode

#### **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put



into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the timeout status bit (CTR0, D5) is set, and an interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFH (see Figure 23 and Figure 24).



Figure 23. Demodulation Mode Count Capture Flowchart





Figure 28. Ping-Pong Mode Diagram

#### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.



#### **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

#### **Timer Output**

The output logic for the timers is illustrated in Figure 29. P34 is used to output T8-OUT when D0 of CTR0 is set. P35 is used to output the value of TI6-OUT when D0 of CTR2 is set. When D6 of CTR1 is set, P36 outputs the logic combination of T8-OUT and T16-OUT determined by D5 and D4 of CTR1.

#### Interrupts

The Z8 GP<sup>TM</sup> OTP MCU Family features six different interrupts (Table 16). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/ timers (Table 16) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 57.





Figure 30. Interrupt Block Diagram

#### **Power-On Reset**

A timer circuit clocked by a dedicated on-board RC-oscillator is used for the Power-On Reset (POR) timer function. The POR time allows  $V_{DD}$  and the oscillator circuit to stabilize before instruction execution begins.

The POR timer circuit is a one-shot timer triggered by one of three conditions:

- Power Fail to Power OK status, including Waking up from V<sub>BO</sub> Standby
- Stop-Mode Recovery (if D5 of SMR = 1)
- WDT Timeout

The POR timer is 2.5 ms minimum. Bit 5 of the Stop-Mode Register determines whether the POR timer is bypassed after Stop-Mode Recovery (typical for external clock).

#### HALT Mode

This instruction turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, and IRQ5 remain active. The devices are recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after HALT Mode.

#### **STOP Mode**

This instruction turns off the internal clock and external crystal oscillation, reducing the standby current to 10  $\mu$ A or less. STOP Mode is terminated only by a reset, such as WDT timeout, POR, SMR or external reset. This condition causes the processor to restart the application program at address 000CH. To enter STOP (or HALT) mode, first flush the instruction pipeline to avoid suspending execution in mid-instruction. Execute a NOP (Opcode = FFH) immediately before the appropriate sleep instruction, as follows:



#### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address <code>0BH</code>.



## **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.

#### CTR0(0D)00H



\* Default setting after reset

\*\*Default setting after reset. Not reset with Stop Mode recovery.

#### Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input





#### R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)



## **Package Information**

Package information for all versions of Z8 GP<sup>TM</sup> OTP MCU Family are depicted in Figures 58 through Figure 68.







Figure 58. 20-Pin CDIP Package

## Z8 GP<sup>™</sup> OTP MCU Family Product Specification





Note: ZILOG supplies both options for production. Component layout PCB design should cover bigger option 01.

Figure 64. 28-Pin PDIP Package Diagram

# Z i L 0 G 91

#### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4808C | 48-pin SSOP 8K OTP | ZGP323LSS2808C | 28-pin SOIC 8K OTP |
| ZGP323LSP4008C | 40-pin PDIP 8K OTP | ZGP323LSH2008C | 20-pin SSOP 8K OTP |
| ZGP323LSH2808C | 28-pin SSOP 8K OTP | ZGP323LSP2008C | 20-pin PDIP 8K OTP |
| ZGP323LSP2808C | 28-pin PDIP 8K OTP | ZGP323LSS2008C | 20-pin SOIC 8K OTP |

#### 8KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LEH4808C | 48-pin SSOP 8K OTP | ZGP323LES2808C | 28-pin SOIC 8K OTP |
| ZGP323LEP4008C | 40-pin PDIP 8K OTP | ZGP323LEH2008C | 20-pin SSOP 8K OTP |
| ZGP323LEH2808C | 28-pin SSOP 8K OTP | ZGP323LEP2008C | 20-pin PDIP 8K OTP |
| ZGP323LEP2808C | 28-pin PDIP 8K OTP | ZGP323LES2008C | 20-pin SOIC 8K OTP |

#### 8KB Automotive Temperature: -40° to +125°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LAH4808C | 48-pin SSOP 8K OTP | ZGP323LAS2808C | 28-pin SOIC 8K OTP |
| ZGP323LAP4008C | 40-pin PDIP 8K OTP | ZGP323LAH2008C | 20-pin SSOP 8K OTP |
| ZGP323LAH2808C | 28-pin SSOP 8K OTP | ZGP323LAP2008C | 20-pin PDIP 8K OTP |
| ZGP323LAP2808C | 28-pin PDIP 8K OTP | ZGP323LAS2008C | 20-pin SOIC 8K OTP |

Note: Replace C with G for Lead-Free Packaging