#### Zilog - ZGP323LAH2816G Datasheet





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | 28                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah2816g |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# List of Figures

| Figure 1.  | Functional Block Diagram                        | . 3 |
|------------|-------------------------------------------------|-----|
| Figure 2.  | Counter/Timers Diagram                          | . 4 |
| Figure 3.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 5 |
| Figure 4.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 6 |
| Figure 5.  | 40-Pin PDIP/CDIP* Pin Configuration             | . 7 |
| Figure 6.  | 48-Pin SSOP Pin Configuration                   | . 8 |
| Figure 7.  | Test Load Diagram                               | 10  |
| Figure 8.  | AC Timing Diagram                               | 14  |
| Figure 9.  | Port 0 Configuration                            | 17  |
| Figure 10. | Port 1 Configuration                            |     |
|            | Port 2 Configuration                            |     |
| Figure 12. | Port 3 Configuration                            | 20  |
|            | Port 3 Counter/Timer Output Configuration       |     |
| Figure 14. | Program Memory Map (32K OTP)                    | 24  |
| Figure 15. | Expanded Register File Architecture             | 26  |
| Figure 16. | Register Pointer                                | 27  |
| Figure 17. | Register Pointer—Detail                         | 29  |
| Figure 18. | Glitch Filter Circuitry                         | 38  |
| Figure 19. | Transmit Mode Flowchart                         | 39  |
| Figure 20. | 8-Bit Counter/Timer Circuits                    | 40  |
| Figure 21. | T8_OUT in Single-Pass Mode                      | 41  |
| Figure 22. | T8_OUT in Modulo-N Mode                         | 41  |
| Figure 23. | Demodulation Mode Count Capture Flowchart       | 42  |
| Figure 24. | Demodulation Mode Flowchart                     | 43  |
| Figure 25. | 16-Bit Counter/Timer Circuits                   | 44  |
| Figure 26. | T16_OUT in Single-Pass Mode                     | 45  |
| Figure 27. | T16_OUT in Modulo-N Mode                        | 45  |
| Figure 28. | Ping-Pong Mode Diagram                          | 47  |
| Figure 29. | Output Circuit                                  | 47  |
| Figure 30. | Interrupt Block Diagram                         | 49  |
| Figure 31. | Oscillator Configuration                        | 51  |
| Figure 32. | Port Configuration Register (PCON) (Write Only) | 53  |
| Figure 33. | STOP Mode Recovery Register                     | 55  |
| Figure 34. | SCLK Circuit                                    | 56  |





Figure 2. Counter/Timers Diagram

## **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 5.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification

11

ZILOG

# Capacitance

Table 7 lists the capacitances.

#### Table 7. Capacitance

| Parameter                                                                                      | Maximum |  |  |  |  |
|------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| Input capacitance                                                                              | 12pF    |  |  |  |  |
| Output capacitance                                                                             | 12pF    |  |  |  |  |
| I/O capacitance                                                                                | 12pF    |  |  |  |  |
| Note: $T_A = 25^{\circ}$ C, $V_{CC} = GND = 0$ V, f = 1.0 MHz, unmeasured pins returned to GND |         |  |  |  |  |

# **DC Characteristics**

|                     |                                             |                 | T <sub>A</sub> = 0°C to +70°C |     |                          |          |                                                            |              |
|---------------------|---------------------------------------------|-----------------|-------------------------------|-----|--------------------------|----------|------------------------------------------------------------|--------------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                           | Тур | Max                      | Units    | Conditions                                                 | Notes        |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                           |     | 3.6                      | V        | See Note 5                                                 | 5            |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-3.6         | 0.8                           |     | V <sub>CC</sub> +0.3     | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-3.6         | V <sub>SS</sub> -0.3          |     | 0.5                      | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-3.6         | 0.7 V <sub>CC</sub>           |     | V <sub>CC</sub> +0.3     | V        |                                                            |              |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-3.6         | V <sub>SS</sub> -0.3          |     | 0.2 V <sub>CC</sub>      | V        |                                                            |              |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-3.6         | V <sub>CC</sub> -0.4          |     |                          | V        | I <sub>OH</sub> = -0.5mA                                   |              |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-3.6         | V <sub>CC</sub> -0.8          |     |                          | V        | I <sub>OH</sub> = -7mA                                     |              |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-3.6         |                               |     | 0.4                      | V        | $I_{OL} = 1.0 \text{mA}$<br>$I_{OL} = 4.0 \text{mA}$       |              |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-3.6         |                               |     | 0.8                      | V        | I <sub>OL</sub> = 10mA                                     |              |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-3.6         |                               |     | 25                       | mV       |                                                            |              |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-3.6         | 0                             |     | V <sub>DD</sub><br>-1.75 | V        |                                                            |              |
| ۱ <sub>IL</sub>     | Input Leakage                               | 2.0-3.6         | -1                            |     | 1                        | μΑ       | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |              |
| IOL                 | Output Leakage                              | 2.0-3.6         | -1                            |     | 1                        | μΑ       | $V_{IN} = 0V, V_{CC}$                                      |              |
| ICC                 | Supply Current                              | 2.0<br>3.6      |                               |     | 10<br>15                 | mA<br>mA | at 8.0 MHz<br>at 8.0 MHz                                   | 1, 2<br>1, 2 |

| T <sub>A</sub> = 0°C to +70°C |                             |                 |     |     |     |       |                                                           |       |
|-------------------------------|-----------------------------|-----------------|-----|-----|-----|-------|-----------------------------------------------------------|-------|
| Symbol                        | Parameter                   | V <sub>CC</sub> | Min | Тур | Max | Units | Conditions                                                | Notes |
| I <sub>CC1</sub>              | Standby Current             | 2.0             |     |     | 3   | mA    | $V_{IN} = 0V, V_{CC}$ at 8.0MHz                           | 1, 2  |
|                               | (HALT Mode)                 | 3.6             |     |     | 5   |       | Same as above                                             | 1, 2  |
|                               |                             | 2.0             |     |     | 2   |       | Clock Divide-by-16 at 8.0MHz                              | 1, 2  |
|                               |                             | 3.6             |     |     | 4   |       | Same as above                                             | 1, 2  |
| I <sub>CC2</sub>              | Standby Current (Stop       | 2.0             |     |     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3     |
|                               | Mode)                       | 3.6             |     |     | 10  | μA    | Same as above                                             | 3     |
|                               |                             | 2.0             |     |     | 500 | μΑ    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                     | 3     |
|                               |                             | 3.6             |     |     | 800 | μA    | Same as above                                             | 3     |
| I <sub>LV</sub>               | Standby Current             |                 |     |     | 10  | μΑ    | Measured at 1.3V                                          | 4     |
|                               | (Low Voltage)               |                 |     |     |     |       |                                                           |       |
| V <sub>BO</sub>               | V <sub>CC</sub> Low Voltage |                 |     |     | 2.0 | V     | 8MHz maximum                                              |       |
| 20                            | Protection                  |                 |     |     |     |       | Ext. CLK Freq.                                            |       |
| V <sub>LVD</sub>              | Vcc Low Voltage             |                 |     | 2.4 |     | V     |                                                           |       |
| 212                           | Detection                   |                 |     |     |     |       |                                                           |       |
| V <sub>HVD</sub>              | Vcc High Voltage            |                 |     | 2.7 |     | V     |                                                           |       |
|                               | Detection                   |                 |     |     |     |       |                                                           |       |
| Notos:                        |                             |                 |     |     |     |       |                                                           |       |

#### Table 8. DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit. 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to the  $V_{DD}$  and  $V_{SS}$  pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.





#### Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edgedetection circuit is through P31 or P20 (see "T8 and T16 Common Functions—

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| Lessting of the                  | 700  | Not Accessible      |
|----------------------------------|------|---------------------|
| Location of 32                   | 2768 | On-Chip             |
| instruction                      |      | ROM                 |
| executed<br>after RESET          |      |                     |
|                                  | 12   | Reset Start Address |
|                                  | 11   | IRQ5                |
|                                  | 10   | IRQ5                |
|                                  | 9    | IRQ4                |
|                                  | 8    | IRQ4                |
| Interrupt Vector                 | 7    | IRQ3                |
| Interrupt Vector<br>(Lower Byte) | 6    | IRQ3                |
|                                  | 5    | IRQ2                |
| Interrupt Vector                 | 4    | ➡ IRQ2              |
| (Upper Byte)                     | 3    | IRQ1                |
|                                  | 2    | IRQ1                |
|                                  | 1    | IRQ0                |
|                                  | 0    | IRQ0                |

Figure 14. Program Memory Map (32K OTP)

### **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



#### Timers

#### T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |

#### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data - No Effect |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | ield Bit Position |     | Description               |
|----------------|-------------------|-----|---------------------------|
| T16_Capture_HI | [7:0]             | R/W | Captured Data - No Effect |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field       | Bit Position | Description |      |
|-------------|--------------|-------------|------|
| T16_Data_HI | [7:0]        | R/W         | Data |

ZILOG

#### Counter/Timer2 LS-Byte Hold Register—TC16L(D)06H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T16_Data_LO | [7:0]        | R/W | Data        |

#### Counter/Timer8 High Hold Register—TC8H(D)05H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_HI | [7:0]        | R/W | Data        |

#### Counter/Timer8 Low Hold Register—TC8L(D)04H

| Field       | Bit Position |     | Description |
|-------------|--------------|-----|-------------|
| T8_Level_LO | [7:0]        | R/W | Data        |

#### CTR0 Counter/Timer8 Control Register—CTR0(D)00H

Table 12 lists and briefly describes the fields for this register.

| Field            | <b>Bit Position</b> |     | Value | Description                    |
|------------------|---------------------|-----|-------|--------------------------------|
| T8_Enable        | 7                   | R/W | 0*    | Counter Disabled               |
|                  |                     |     | 1     | Counter Enabled                |
|                  |                     |     | 0     | Stop Counter                   |
|                  |                     |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6                  | R/W | 0     | Modulo-N                       |
| -                |                     |     | 1     | Single Pass                    |
| Time_Out         | 5                   | R/W | 0     | No Counter Time-Out            |
|                  |                     |     | 1     | Counter Time-Out Occurred      |
|                  |                     |     | 0     | No Effect                      |
|                  |                     |     | 1     | Reset Flag to 0                |
| T8 _Clock        | 43                  | R/W | 0 0   | SCLK                           |
|                  |                     |     | 0 1   | SCLK/2                         |
|                  |                     |     | 10    | SCLK/4                         |
|                  |                     |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2                   | R/W | 0     | Disable Data Capture Interrupt |
|                  |                     |     | 1     | Enable Data Capture Interrupt  |

Table 12. CTR0(D)00H Counter/Timer8 Control Register

#### T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

#### Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

#### Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

#### CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 14 lists and briefly describes the fields for this register.



| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | T8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

#### Table 16. Interrupt Types, Sources, and Vectors

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Z8 GP<sup>TM</sup> OTP MCU Family interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable by the user. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 17.

| IRQ  |          | Interr             | Interrupt Edge |  |  |
|------|----------|--------------------|----------------|--|--|
| D7   | D6       | IRQ2 (P31)         | IRQ0 (P32)     |  |  |
| 0    | 0        | F                  | F              |  |  |
| 0    | 1        | F                  | R              |  |  |
| 1    | 0        | R                  | F              |  |  |
| 1    | 1        | R/F                | R/F            |  |  |
| Note | : F = Fa | Illing Edge; R = R | lising Edge    |  |  |

#### Table 17. IRQ Register



#### Clock

The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100  $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source.

The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground.



\* Preliminary value including pin parasitics



Ceramic Resonator f = 8MHz

Figure 31. Oscillator Configuration



| FF | NOP  | ; clear the pipeline |
|----|------|----------------------|
| 6F | Stop | ; enter Stop Mode    |
| or |      |                      |
| FF | NOP  | ; clear the pipeline |
| 7F | HALT | ; enter HALT Mode    |

#### Port Configuration Register

The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00.

#### PCON(FH)00H



\* Default setting after reset

#### Figure 32. Port Configuration Register (PCON) (Write Only)

#### Comparator Output Port 3 (D0)

Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration.

#### Port 1 Output Mode (D1)

Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.



#### CTR2(0D)02H



Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted)





Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

\* Default setting after reset

\* \* At the XOR gate input





#### R248 P01M(F8H)



\* Default setting after reset; only P00, P01 and P07 are available in 20-pin configurations.

Figure 50. Port 0 and 1 Mode Register (F8H: Write Only)











Figure 59. 20-Pin PDIP Package Diagram



CONTROLLING DIMENSIONS : INCH



Figure 60. 20-Pin SOIC Package Diagram

| CVUDOI | MILL  | IMETER   | INCH |      |  |
|--------|-------|----------|------|------|--|
| SYMBOL | MIN   | MAX      | MIN  | MAX  |  |
| А      | 2.40  | 2.65     | .094 | .104 |  |
| A1     | 0.10  | 0.30     | .004 | .012 |  |
| A2     | 2.24  | 2.44     | .088 | .096 |  |
| в      | 0.36  | 0.46     | .014 | .018 |  |
| С      | 0.23  | 0.30     | .009 | .012 |  |
| D      | 12.60 | 12.95    | .496 | .510 |  |
| E      | 7.40  | 7.60     | .291 | .299 |  |
| е      | 1.27  | 1.27 BSC |      | BSC  |  |
| н      | 10.00 | 10.65    | .394 | .419 |  |
| h      | 0.30  | 0.40     | .012 | .016 |  |
| L      | 0.60  | 1.00     | .024 | .039 |  |
| Q1     | 0.97  | 1.07     | .038 | .042 |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.







Figure 63. 28-Pin SOIC Package Diagram







Figure 66. 40-Pin CDIP Package



MILLIMETER INCH SYMBOL MIN MAX MIN MAX .040 A1 0.51 .020 A2 3.94 .125 .155 3.18 В 0.38 0.53 .015 .021 B1 .040 .060 1.02 1.52 С 0.38 .009 .015 0.23 D 2.050 2.070 52.07 52.58 Ε 15.24 15.75 .600 .620 .100 TYP E1 13.59 .59 14.22 2.54 TYP .535 e .660 eA 15.49 16.76 .610 3.81 .120 .150 L 3.05 Q1 1.91 .075 1.40 .055 S .060 1.52 2.29 .090

Figure 67. 40-Pin PDIP Package Diagram

CONTROLLING DIMENSIONS : INCH

For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

#### Codes

ZG = ZiLOG General Purpose Family

P = OTP

- 323 = Family Designation
- L = Voltage Range

2V to 3.6V

T = Temperature Range:

S = 0 to 70 degrees C (Standard)

- E = -40 to +105 degrees C (Extended)
- A = -40 to +125 degrees C (Automotive)
- P = Package Type:
  - K = Windowed Cerdip
  - P = PDIP
  - H = SSOP
  - S = SOIC
- ## = Number of Pins
- CC = Memory Size
- M = Packaging Options
  - C = Non Lead-Free
  - G = Lead-Free
  - E = CDIP

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



T8 and T16 common control functions 65 T8/T16 control 68 TC16H(D)07h 30 TC16L(D)06h 31 TC8 control 64 TC8H(D)05h 31 TC8L(D)04h 31 voltage detection 69 watch-dog timer 73 register description Counter/Timer2 LS-Byte Hold 31 Counter/Timer2 MS-Byte Hold 30 Counter/Timer8 Control 31 Counter/Timer8 High Hold 31 Counter/Timer8 Low Hold 31 CTR2 Counter/Timer 16 Control 35 CTR3 T8/T16 Control 37 Stop Mode Recovery2 38 T16 Capture LO 30 T8 and T16 Common functions 33 T8\_Capture\_HI 30 T8 Capture LO 30 register file 28 expanded 24 register pointer 27 detail 29 reset pin function 23 resets and WDT 61

### S

SCLK circuit 56 single-pass mode T16\_OUT 45 T8\_OUT 41 stack 29 standard test conditions 10 standby modes 1 stop instruction, counter/timer 52 stop mode recovery 2 register 59 source 57 stop mode recovery 2 59 stop mode recovery register 55

## Т

T16 transmit mode 44 T16\_Capture\_HI 30 T8 transmit mode 38 T8\_Capture\_HI 30 test conditions, standard 10 test load diagram 10 timing diagram, AC 14 transmit mode flowchart 39

# V

VCC 5 voltage brown-out/standby 62 detection and flags 63 voltage detection register 69

## W

watch-dog timer mode registerwatch-dog timer mode register 60 time select 61

# Χ

XTAL1 5 XTAL1 pin function 16 XTAL2 5 XTAL2 pin function 16