



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 32KB (32K x 8)                                            |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 125°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 48-BSSOP (0.295", 7.50mm Width)                           |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lah4832c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# List of Figures

| Figure 1.  | Functional Block Diagram                        |
|------------|-------------------------------------------------|
| Figure 2.  | Counter/Timers Diagram                          |
| Figure 3.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   |
| Figure 4.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   |
| Figure 5.  | 40-Pin PDIP/CDIP* Pin Configuration             |
| Figure 6.  | 48-Pin SSOP Pin Configuration                   |
| Figure 7.  | Test Load Diagram                               |
| Figure 8.  | AC Timing Diagram                               |
| Figure 9.  | Port 0 Configuration                            |
| Figure 10. | Port 1 Configuration                            |
| Figure 11. | Port 2 Configuration                            |
| Figure 12. | Port 3 Configuration                            |
| Figure 13. | Port 3 Counter/Timer Output Configuration       |
| Figure 14. | Program Memory Map (32K OTP)                    |
| Figure 15. | Expanded Register File Architecture             |
| Figure 16. | Register Pointer                                |
| Figure 17. | Register Pointer—Detail                         |
| Figure 18. | Glitch Filter Circuitry                         |
| -          | Transmit Mode Flowchart                         |
| Figure 20. | 8-Bit Counter/Timer Circuits                    |
| Figure 21. | T8_OUT in Single-Pass Mode                      |
| Figure 22. | T8_OUT in Modulo-N Mode                         |
| Figure 23. | Demodulation Mode Count Capture Flowchart 42    |
| Figure 24. | Demodulation Mode Flowchart 43                  |
| Figure 25. | 16-Bit Counter/Timer Circuits                   |
| -          | T16_OUT in Single-Pass Mode                     |
| Figure 27. | T16_OUT in Modulo-N Mode                        |
| •          | Ping-Pong Mode Diagram 47                       |
| Figure 29. | Output Circuit                                  |
| Figure 30. | Interrupt Block Diagram                         |
| Figure 31. | Oscillator Configuration                        |
| Figure 32. | Port Configuration Register (PCON) (Write Only) |
| Figure 33. | STOP Mode Recovery Register 55                  |
| Figure 34. | SCLK Circuit 56                                 |





Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25-P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | $V_{DD}$        | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.





Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin   | Symbol       | Direction    | Description                                              |
|-------|--------------|--------------|----------------------------------------------------------|
| 1-3   | P25-P27      | Input/Output | Port 2, Bits 5,6,7                                       |
| 4-7   | P04-P07      | Input/Output | Port 0, Bits 4,5,6,7                                     |
| 8     | $V_{DD}$     |              | Power supply                                             |
| 9     | XTAL2        | Output       | Crystal, oscillator clock                                |
| 10    | XTAL1        | Input        | Crystal, oscillator clock                                |
| 11-13 | P31-P33      | Input        | Port 3, Bits 1,2,3                                       |
| 14    | P34          | Output       | Port 3, Bit 4                                            |
| 15    | P35          | Output       | Port 3, Bit 5                                            |
| 16    | P37          | Output       | Port 3, Bit 7                                            |
| 17    | P36          | Output       | Port 3, Bit 6                                            |
| 18    | Pref1/P30    | Input        | Analog ref input; connect to V <sub>CC</sub> if not used |
|       | Port 3 Bit 0 |              | Input for Pref1/P30                                      |
| 19-21 | P00-P02      | Input/Output | Port 0, Bits 0,1,2                                       |
| 22    | $V_{SS}$     |              | Ground                                                   |
| 23    | P03          | Input/Output | Port 0, Bit 3                                            |
| 24-28 | P20-P24      | Input/Output | Port 2, Bits 0-4                                         |

Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.





Figure 10. Port 1 Configuration

## Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode.

#### **Comparator Inputs**

In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 20. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1.

Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode.

#### **Comparator Outputs**

These channels can be programmed to be output on P34 and P37 through the PCON register.

## **RESET (Input, Active Low)**

Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally.

When the Z8  $GP^{TM}$  asserts (Low) the  $\overline{RESET}$  pin, the internal pull-up is disabled. The Z8  $GP^{TM}$  does not assert the  $\overline{RESET}$  pin when under VBO.

Note: The external Reset does not initiate an exit from STOP mode.

# **Functional Description**

This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications.

## **Program Memory**

This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts.

#### **RAM**

This device features 256B of RAM. See Figure 14.

When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.

<u>^</u>

Caution:

To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.

#### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 48.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.





Figure 34. SCLK Circuit

#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

# Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| ·              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23-P20           |
|                |              |   | 010              | C. NAND of P27-P20           |
|                |              |   | 011              | D. NOR of P33-P31            |
|                |              |   | 100              | E. NAND of P33-P31           |
|                |              |   | 101              | F. NOR of P33-P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33-P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33-P31, P22-P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR    |     |         |                                |

Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register <code>0CH</code> at the expanded register bank <code>0Dh</code>) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

Notes: If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.

#### CTR1(0D)01H D7 D6 D5 D3 D1 D0 D4 D2 Transmit Mode\* R/W 0 T16\_OUT is 0 initially\* 1 T16\_OUT is 1 initially **Demodulation Mode** R 0 No Falling Edge Detection R 1 Falling Edge Detection W 0 No Effect W 1 Reset Flag to 0 Transmit Mode\* R/W 0 T8\_OUT is 0 initially\* 1 T8\_OUT is 1 initially **Demodulation Mode** R 0 No Rising Edge Detection R 1 Rising Edge Detection W 0 No Effect W 1 Reset Flag to 0 Transmit Mode\* 0 0 Normal Operation\* 0 1 Ping-Pong Mode 1 0 T16\_OUT = 0 1 1 T16\_OUT = 1 **Demodulation Mode** 0 0 No Filter 0 1 4 SCLK Cycle Filter 1 0 8 SCLK Cycle Filter 1 1 Reserved Transmit Mode/T8/T16 Logic 0 0 AND\*\* 0 1 OR 1 0 NOR 1 1 NAND **Demodulation Mode** 0 0 Falling Edge Detection 0 1 Rising Edge Detection 1 0 Both Edge Detection 1 1 Reserved

Figure 40. T8 and T16 Common Control Functions ((0D)01H: Read/Write)

Transmit Mode

**Demodulation Mode** 

Transmit/Demodulation Mode

0 Transmit Mode \*

0 P36 as Port Output \*1 P36 as T8/T16\_OUT

0 P31 as Demodulator Input1 P20 as Demodulator Input

Notes: Take care in differentiating the Transmit Mode from Demodulation Mode. Depending on which of these two modes is operating, the CTR1 bit has different functions.

> Changing from one mode to another cannot be performed without disabling the counter/timers.

## LVD(0D)0CH



<sup>\*</sup> Default

Figure 43. Voltage Detection Register

Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

# **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57.

## SMR(0F)0BH



- \* Default setting after Reset
- \* \* Set after STOP Mode Recovery
- \* \* \* At the XOR gate input
- \* \* \* \* Default setting after Reset. Must be 1 if using a crystal or resonator clock source.
- \* \* \* \* \* Default setting after Power On Reset. Not Reset with a Stop Mode recovery.

Figure 45. Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only)

## WDTMR(0F)0FH



<sup>\*</sup> Default setting after reset

Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only)

# **Standard Control Registers**

R246 P2M(F6H)



<sup>\*</sup> Default setting after reset

Figure 48. Port 2 Mode Register (F6H: Write Only)



Figure 61. 20-Pin SSOP Package Diagram



Figure 65. 28-Pin SSOP Package Diagram



| 8KB Standard Temperature: 0° to +70°C |                    |                |                    |  |
|---------------------------------------|--------------------|----------------|--------------------|--|
| Part Number                           | Description        | Part Number    | Description        |  |
| ZGP323LSH4808C                        | 48-pin SSOP 8K OTP | ZGP323LSS2808C | 28-pin SOIC 8K OTP |  |
| ZGP323LSP4008C                        | 40-pin PDIP 8K OTP | ZGP323LSH2008C | 20-pin SSOP 8K OTP |  |
| ZGP323LSH2808C                        | 28-pin SSOP 8K OTP | ZGP323LSP2008C | 20-pin PDIP 8K OTP |  |
| ZGP323LSP2808C                        | 28-pin PDIP 8K OTP | ZGP323LSS2008C | 20-pin SOIC 8K OTP |  |

| 8KB Extended Temperature: -40° to +105°C |                    |                |                    |  |
|------------------------------------------|--------------------|----------------|--------------------|--|
| Part Number                              | Description        | Part Number    | Description        |  |
| ZGP323LEH4808C                           | 48-pin SSOP 8K OTP | ZGP323LES2808C | 28-pin SOIC 8K OTP |  |
| ZGP323LEP4008C                           | 40-pin PDIP 8K OTP | ZGP323LEH2008C | 20-pin SSOP 8K OTP |  |
| ZGP323LEH2808C                           | 28-pin SSOP 8K OTP | ZGP323LEP2008C | 20-pin PDIP 8K OTP |  |
| ZGP323LEP2808C                           | 28-pin PDIP 8K OTP | ZGP323LES2008C | 20-pin SOIC 8K OTP |  |

| 8KB Automotive Temperature: -40° to +125°C |                    |                |                    |  |
|--------------------------------------------|--------------------|----------------|--------------------|--|
| Part Number                                | Description        | Part Number    | Description        |  |
| ZGP323LAH4808C                             | 48-pin SSOP 8K OTP | ZGP323LAS2808C | 28-pin SOIC 8K OTP |  |
| ZGP323LAP4008C                             | 40-pin PDIP 8K OTP | ZGP323LAH2008C | 20-pin SSOP 8K OTP |  |
| ZGP323LAH2808C                             | 28-pin SSOP 8K OTP | ZGP323LAP2008C | 20-pin PDIP 8K OTP |  |
| ZGP323LAP2808C                             | 28-pin PDIP 8K OTP | ZGP323LAS2008C | 20-pin SOIC 8K OTP |  |

Note: Replace C with G for Lead-Free Packaging



## **Example**





## **Precharacterization Product**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or nonconformance with some aspects of the document might be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery might be uncertain at times, due to start-up yield issues.

ZiLOG, Inc.

532 Race Street

San Jose, CA 95126-3432

Telephone: (408) 558-8500

FAX: 408 558-8300

Internet: <a href="http://www.ZiLOG.com">http://www.ZiLOG.com</a>



| M                                     | port 1 configuration 18              |
|---------------------------------------|--------------------------------------|
| memory, program 23                    | port 1 pin function 17               |
| modulo-N mode                         | port 2 configuration 19              |
| T16_OUT 45                            | port 2 pin function 18               |
| T8 OUT 41                             | port 3 configuration 20              |
| _                                     | port 3 pin function 19               |
|                                       | port 3counter/timer configuration 22 |
| 0                                     | port configuration register 53       |
| oscillator configuration 51           | power connections 3                  |
| output circuit, counter/timer 47      | power supply 5                       |
| catput on oak, ocalitor, times 17     | precharacterization product 95       |
|                                       | program memory 23                    |
| P                                     | map 24                               |
| package information                   |                                      |
| 20-pin DIP package diagram 81         | R                                    |
| 20-pin SSOP package diagram 82        |                                      |
| 28-pin DIP package diagram 85         | ratings, absolute maximum 10         |
| 28-pin SOIC package diagram 84        | register 59                          |
| 28-pin SSOP package diagram 86        | CTR(D)01h 33                         |
| 40-pin DIP package diagram 87         | CTR0(D)00h 31                        |
| 48-pin SSOP package diagram 88        | CTR2(D)02h 35                        |
| pin configuration                     | CTR3(D)03h 37                        |
| 20-pin DIP/SOIC/SSOP 5                | flag 78                              |
| 28-pin DIP/SOIC/SSOP 6                | HI16(D)09h 30                        |
| 40- and 48-pin 8                      | HI8(D)0Bh 30 interrupt priority 76   |
| 40-pin DIP 7                          | interrupt request 77                 |
| 48-pin SSOP 8                         | interrupt request 77                 |
| pin functions                         | L016(D)08h 30                        |
| port 0 (P07 - P00) 16                 | L08(D)0Ah 30                         |
| port 0 (P17 - P10) 17                 | LVD(D)0Ch 63                         |
| port 0 configuration 17               | pointer 78                           |
| port 1 configuration 18               | port 0 and 1 75                      |
| port 2 (P27 - P20) 18                 | port 2 configuration 73              |
| port 2 (P37 - P30) 19                 | port 3 mode 74                       |
| port 2 configuration 19               | port configuration 53, 73            |
| port 3 configuration 20               | SMR2(F)0Dh 38                        |
| port 3 counter/timer configuration 22 | stack pointer high 79                |
| reset) 23                             | stack pointer low 79                 |
| XTAL 2 (time-based input 16           | stop mode recovery 55                |
| XTAL2 (time-based output) 16          | stop mode recovery 2 59              |
| ping-pong mode 46                     | stop-mode recovery 71                |
| port 0 configuration 17               | stop-mode recovery 2 72              |
| port 0 pin function 16                | T16 control 67                       |