Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | | | | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 16 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | /oltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Through Hole | | Package / Case | 20-DIP (0.300", 7.62mm) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323lap2004g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # List of Figures | Figure 1. | Functional Block Diagram 3 | |------------|----------------------------------------------------| | Figure 2. | Counter/Timers Diagram | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | | Figure 6. | 48-Pin SSOP Pin Configuration | | Figure 7. | Test Load Diagram | | Figure 8. | AC Timing Diagram | | Figure 9. | Port 0 Configuration | | Figure 10. | Port 1 Configuration | | Figure 11. | Port 2 Configuration | | Figure 12. | Port 3 Configuration | | Figure 13. | Port 3 Counter/Timer Output Configuration | | Figure 14. | Program Memory Map (32K OTP) | | Figure 15. | Expanded Register File Architecture 26 | | Figure 16. | Register Pointer | | Figure 17. | Register Pointer—Detail | | Figure 18. | Glitch Filter Circuitry | | Figure 19. | Transmit Mode Flowchart 39 | | Figure 20. | 8-Bit Counter/Timer Circuits | | Figure 21. | T8_OUT in Single-Pass Mode | | Figure 22. | T8_OUT in Modulo-N Mode | | Figure 23. | Demodulation Mode Count Capture Flowchart 42 | | Figure 24. | Demodulation Mode Flowchart 43 | | Figure 25. | 16-Bit Counter/Timer Circuits 44 | | Figure 26. | T16_OUT in Single-Pass Mode | | Figure 27. | T16_OUT in Modulo-N Mode | | Figure 28. | Ping-Pong Mode Diagram 47 | | Figure 29. | Output Circuit | | Figure 30. | Interrupt Block Diagram | | Figure 31. | Oscillator Configuration | | Figure 32. | Port Configuration Register (PCON) (Write Only) 53 | | Figure 33. | STOP Mode Recovery Register 55 | | Figure 34. | SCLK Circuit 56 | Figure 5. 40-Pin PDIP/CDIP\* Pin Configuration Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. ## **Absolute Maximum Ratings** Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability. **Table 6. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|------------|---------|-------|-------| | Ambient temperature under bias | 0 | +70 | С | | | Storage temperature | -65 | +150 | С | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | V | 1 | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | V | | | Maximum current on input and/or inactive output pin | <b>-</b> 5 | +5 | μA | | | Maximum output current from active output pin | -25 | +25 | mA | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 75 | mA | | Notes: This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET. #### **Standard Test Conditions** The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7). Figure 7. Test Load Diagram Table 9. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 25 | | | Cycles | 1 | #### Notes: - 1. For windowed cerdip package only. - 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> #### **Comparator Inputs** In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 20. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1. Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode. #### **Comparator Outputs** These channels can be programmed to be output on P34 and P37 through the PCON register. ### **RESET (Input, Active Low)** Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. When the Z8 $GP^{TM}$ asserts (Low) the $\overline{RESET}$ pin, the internal pull-up is disabled. The Z8 $GP^{TM}$ does not assert the $\overline{RESET}$ pin when under VBO. Note: The external Reset does not initiate an exit from STOP mode. ## **Functional Description** This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications. ## **Program Memory** This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. #### **RAM** This device features 256B of RAM. See Figure 14. Figure 14. Program Memory Map (32K OTP) ## **Expanded Register File** The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the Table 13. CTR1(0D)01H T8 and T16 Common Functions (Continued) | Field | Bit Position | | Value | Description | |-------------------|--------------|-----|-------|------------------------| | Transmit_Submode/ | 32 | R/W | | Transmit Mode | | Glitch_Filter | | | 00* | Normal Operation | | | | | 01 | Ping-Pong Mode | | | | | 10 | T16_Out = 0 | | | | | 11 | T16_Out = 1 | | | | | | Demodulation Mode | | | | | 00* | No Filter | | | | | 01 | 4 SCLK Cycle | | | | | 10 | 8 SCLK Cycle | | | | | 11 | Reserved | | Initial_T8_Out/ | 1- | | | Transmit Mode | | Rising Edge | | R/W | 0* | T8_OUT is 0 Initially | | | | | 1 | T8_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Rising Edge | | | | | 1 | Rising Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | Initial_T16_Out/ | 0 | | | Transmit Mode | | Falling_Edge | | R/W | 0* | T16_OUT is 0 Initially | | | | | 1 | T16_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Falling Edge | | | | | 1 | Falling Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | #### Note: #### Mode If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode. #### P36\_Out/Demodulator\_Input In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16. In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31. If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input. <sup>\*</sup>Default at Power-On Reset. <sup>\*\*</sup>Default at Power-On Reset.Not reset with Stop Mode recovery. #### If D6 of CTR2 Is 1 T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges. This T16 mode generally measures mark time, the length of an active carrier signal burst. If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1). #### **Ping-Pong Mode** This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28. **Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation. #### **During PING-PONG Mode** The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count. #### **Timer Output** The output logic for the timers is illustrated in Figure 29. P34 is used to output T8-OUT when D0 of CTR0 is set. P35 is used to output the value of TI6-OUT when D0 of CTR2 is set. When D6 of CTR1 is set, P36 outputs the logic combination of T8-OUT and T16-OUT determined by D5 and D4 of CTR1. #### Interrupts The Z8 GP<sup>TM</sup> OTP MCU Family features six different interrupts (Table 16). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/timers (Table 16) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests. The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 57. Stop Mode Recovery Source P33 \_ D1 of P3M Register P31 P32 IRQ Register Low-Voltage Interrupt Edge D6, D7 Timer 8 Timer 16 Detection Select IRQ2 IRQ4 IRQ5 IRQ0 IRQ1 IRQ3 **IRQ IMR** 5 **IPR** Global Interrupt Enable Interrupt Priority Request Logic **Vector Select** Figure 30. Interrupt Block Diagram #### Port 0 Output Mode (D2) Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain. #### Stop-Mode Recovery Register (SMR) This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XORgate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/ TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH. #### **Stop Mode Recovery Register 2 (SMR2)** This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36). SMR2(0F)DH Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery. Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only) If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery. **Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation. <sup>\*</sup> Default setting after reset <sup>\* \*</sup> At the XOR gate input #### Watch-Dog Timer Mode Register (WDTMR) The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags. The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37. #### WDTMR(0F)0Fh <sup>\*</sup> Default setting after reset Figure 37. Watch-Dog Timer Mode Register (Write Only) #### WDT Time Select (D0, D1) This bit selects the WDT time period. It is configured as indicated in Table 20. #### LVD(0D)0CH <sup>\*</sup> Default Figure 43. Voltage Detection Register Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag. ## **Expanded Register File Control Registers (0F)** The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57. #### WDTMR(0F)0FH <sup>\*</sup> Default setting after reset Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) ## **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset Figure 48. Port 2 Mode Register (F6H: Write Only) $P31\uparrow\downarrow$ $P32\uparrow\downarrow=11$ Figure 52. Interrupt Request Register (FAH: Read/Write) # D7 D6 D5 D4 D3 D2 D1 D0 <sup>\*</sup> Default setting after reset R251 IMR(FBH) Figure 53. Interrupt Mask Register (FBH: Read/Write) <sup>\* \*</sup> Only by using EI, DI instruction; DI is required before changing the IMR register | SYMBOL | MILLI | METER | INCH | | | |--------|-------|----------|------|-------|--| | SYMBOL | MIN | MAX | MIN | MAX | | | Α | 2.40 | 2.64 | .094 | .104 | | | A1 | 0.10 | 0.30 | .004 | .012 | | | A2 | 2.24 | 2.44 | .088 | .096 | | | В | 0.36 | 0.46 | .014 | .018 | | | С | 0.23 | 0.30 | .009 | .012 | | | D | 17.78 | 18.00 | .700 | .710 | | | E | 7.40 | 7.60 | .291 | .299 | | | е | 1.27 | 1.27 BSC | | D BSC | | | Н | 10.00 | 10.65 | .394 | .419 | | | h | 0.30 | 0.71 | .012 | .028 | | | L | 0.61 | 1.00 | .024 | .039 | | | Q1 | 0.97 | 1.09 | .038 | .043 | | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 63. 28-Pin SOIC Package Diagram Figure 66. 40-Pin CDIP Package Figure 67. 40-Pin PDIP Package Diagram | SYMBOL | MILLIN | METER | INCH | | |---------|----------|-------|-------|-------| | SIMIDOL | MIN | MAX | MIN | MAX | | A1 | 0.51 | 1.02 | .020 | .040 | | A2 | 3.18 | 3.94 | .125 | .155 | | В | 0.38 | 0.53 | .015 | .021 | | B1 | 1.02 | 1.52 | .040 | .060 | | С | 0.23 | 0.38 | .009 | .015 | | D | 52.07 | 52.58 | 2.050 | 2.070 | | E | 15.24 | 15.75 | .600 | .620 | | E1 | 13.59 | 14.22 | .535 | .560 | | e | 2.54 TYP | | .100 | TYP | | eA | 15.49 | 16.76 | .610 | .660 | | L | 3.05 | 3.81 | .120 | .150 | | Q1 | 1.40 | 1.91 | .055 | .075 | | S | 1.52 | 2.29 | .060 | .090 | CONTROLLING DIMENSIONS : INCH ## Index | Numerics | counter/timer | |---------------------------------------|------------------------------------------| | 16-bit counter/timer circuits 44 | 16-bit circuits 44 | | 20-pin DIP package diagram 81 | 8-bit circuits 40 | | 20-pin SSOP package diagram 82 | brown-out voltage/standby 62 | | 28-pin DIP package diagram 85 | clock 51 | | 28-pin SOlCpackage diagram 84 | demodulation mode count capture flow- | | 28-pin SSOP package diagram 86 | chart 42 | | 40-pin DIP package diagram 87 | demodulation mode flowchart 43 | | 48-pin SSOP package diagram 88 | EPROM selectable options 62 | | 8-bit counter/timer circuits 40 | glitch filter circuitry 38 | | | halt instruction 52 | | | input circuit 38 | | A | interrupt block diagram 49 | | absolute maximum ratings 10 | interrupt types, sources and vectors 50 | | AC | oscillator configuration 51 | | characteristics 14 | output circuit 47 | | timing diagram 14 | ping-pong mode 46 | | address spaces, basic 2 | port configuration register 53 | | architecture 2 | resets and WDT 61 | | expanded register file 26 | SCLK circuit 56 | | 5. ps. 14.54 1.5 g. 61.61 2.5 | stop instruction 52 | | | stop mode recovery register 55 | | В | stop mode recovery register 2 59 | | basic address spaces 2 | stop mode recovery source 57 | | block diagram, ZLP32300 functional 3 | T16 demodulation mode 45 | | block diagram, ZEI 32300 functional 3 | T16 transmit mode 44 | | | T16_OUT in modulo-N mode 45 | | C | T16_OUT in single-pass mode 45 | | | T8 demodulation mode 41 | | capacitance 11 | T8 transmit mode 38 | | characteristics<br>AC 14 | T8_OUT in modulo-N mode 41 | | DC 11 | T8_OUT in single-pass mode 41 | | clock 51 | transmit mode flowchart 39 | | | voltage detection and flags 63 | | comparator inputs/outputs 23 | watch-dog timer mode register 60 | | configuration | watch-dog timer time select 61 | | port 0 17 | CTR(D)01h T8 and T16 Common Functions 33 | | port 1 18 | | | port 2 19 | | | port 3 20 | | | port 3 counter/timer 22 | | | D | functional description | |---------------------------------------------|-------------------------------------------| | DC characteristics 11 | counter/timer functional blocks 38 | | demodulation mode | CTR(D)01h register 33 | | count capture flowchart 42 | CTR0(D)00h register 31 | | flowchart 43 | CTR2(D)02h register 35 | | T16 45 | CTR3(D)03h register 37 | | T8 41 | expanded register file 24 | | description | expanded register file architecture 26 | | functional 23 | HI16(D)09h register 30 | | general 2 | HI8(D)0Bh register 30 | | pin 4 | L08(D)0Ah register 30 | | r | L0I6(D)08h register 30 | | | program memory map 24 | | E | RAM 23 | | EPROM | register description 63 | | selectable options 62 | register file 28 | | expanded register file 24 | register pointer 27 | | expanded register file architecture 26 | register pointer detail 29 | | expanded register file control registers 69 | SMR2(F)0D1h register 38 | | flag 78 | stack 29 | | interrupt mask register 77 | TC16H(D)07h register 30 | | interrupt priority register 76 | TC16L(D)06h register 31 | | interrupt request register 77 | TC8H(D)05h register 31 | | port 0 and 1 mode register 75 | TC8L(D)04h register 31 | | port 2 configuration register 73 | | | port 3 mode register 74 | | | port configuration register 73 | G | | register pointer 78 | glitch filter circuitry 38 | | stack pointer high register 79 | | | stack pointer low register 79 | | | stop-mode recovery register 71 | Н | | stop-mode recovery register 2 72 | halt instruction, counter/timer 52 | | T16 control register 67 | | | T8 and T16 common control functions reg- | | | ister 65 | I | | T8/T16 control register 68 | input circuit 38 | | TC8 control register 64 | interrupt block diagram, counter/timer 49 | | watch-dog timer register 73 | interrupt types, sources and vectors 50 | | F | 1 | | | L | | features | low-voltage detection register 63 | | standby modes 1 | |