Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 16 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323las2032g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Z8 GP<sup>TM</sup> OTP MCU Family Product Specification | Figure 35. | Stop Mode Recovery Source | 57 | |------------|-----------------------------------------------------------------------|----| | Figure 36. | Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only) . | 59 | | Figure 37. | Watch-Dog Timer Mode Register (Write Only) | 60 | | Figure 38. | Resets and WDT | 61 | | Figure 39. | TC8 Control Register ((0D)O0H: Read/Write Except Where Noted) | 64 | | Figure 40. | T8 and T16 Common Control Functions ((0D)01H: Read/Write) | 65 | | Figure 41. | T16 Control Register ((0D) 2H: Read/Write Except Where Noted) . | 67 | | Figure 42. | T8/T16 Control Register (0D)03H: Read/Write (Except Where Noted) | 68 | | Figure 43. | Voltage Detection Register | 69 | | Figure 44. | Port Configuration Register (PCON)(0F)00H: Write Only) | 70 | | Figure 45. | Stop Mode Recovery Register ((0F)0BH: D6–D0=Write Only, D7=Read Only) | 71 | | Figure 46. | Stop Mode Recovery Register 2 ((0F)0DH:D2–D4, D6 Write Only) | 72 | | Figure 47. | Watch-Dog Timer Register ((0F) 0FH: Write Only) | 73 | | Figure 48. | Port 2 Mode Register (F6H: Write Only) | 73 | | Figure 49. | Port 3 Mode Register (F7H: Write Only) | 74 | | Figure 50. | Port 0 and 1 Mode Register (F8H: Write Only) | 75 | | Figure 51. | Interrupt Priority Register (F9H: Write Only) | 76 | | Figure 52. | Interrupt Request Register (FAH: Read/Write) | 77 | | Figure 53. | Interrupt Mask Register (FBH: Read/Write) | 77 | | Figure 54. | Flag Register (FCH: Read/Write) | 78 | | Figure 55. | Register Pointer (FDH: Read/Write) | 78 | | Figure 56. | Stack Pointer High (FEH: Read/Write) | 79 | | Figure 57. | Stack Pointer Low (FFH: Read/Write) | 79 | | Figure 58. | 20-Pin CDIP Package | 80 | | Figure 59. | 20-Pin PDIP Package Diagram | 81 | | Figure 60. | 20-Pin SOIC Package Diagram | 81 | | Figure 61. | 20-Pin SSOP Package Diagram | 82 | | Figure 62. | 28-Pin CDIP Package | 83 | | Figure 63. | 28-Pin SOIC Package Diagram | 84 | | Figure 64. | 28-Pin PDIP Package Diagram | 85 | | Figure 65. | 28-Pin SSOP Package Diagram | 86 | | Figure 66. | 40-Pin CDIP Package | 87 | | Figure 67. | 40-Pin PDIP Package Diagram | 87 | | Figure 68. | 48-Pin SSOP Package Design | 88 | # List of Tables | Table 1. | Features | 1 | |-----------|------------------------------------------------|------------| | Table 2. | Power Connections | 3 | | Table 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification | 5 | | Table 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification | 6 | | Table 5. | 40- and 48-Pin Configuration | 8 | | Table 6. | Absolute Maximum Ratings | C | | Table 7. | Capacitance | 1 | | Table 8. | DC Characteristics | 1 | | Table 9. | EPROM/OTP Characteristics | 3 | | Table 10. | AC Characteristics | 5 | | Table 11. | Port 3 Pin Function Summary | 1: | | Table 12. | CTR0(D)00H Counter/Timer8 Control Register | }1 | | Table 13. | CTR1(0D)01H T8 and T16 Common Functions 3 | 33 | | Table 14. | CTR2(D)02H: Counter/Timer16 Control Register 3 | 16 | | Table 15. | CTR3 (D)03H: T8/T16 Control Register 3 | 37 | | Table 16. | Interrupt Types, Sources, and Vectors | ( | | Table 17. | IRQ Register 5 | 50 | | Table 18. | SMR2(F)0DH:Stop Mode Recovery Register 2* | 6 | | Table 19. | Stop Mode Recovery Source | 36 | | Table 20. | Watch-Dog Timer Time Select | <b>i</b> 1 | | Table 21 | FPROM Selectable Ontions 6 | 3 | 3 **Table 2. Power Connections** | Connection | Circuit | Device | |------------|-----------------|-----------------| | Power | V <sub>CC</sub> | $V_{DD}$ | | Ground | GND | V <sub>SS</sub> | Note: Refer to the specific package for available pins. Figure 1. Functional Block Diagram Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration Table 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification | Pin # | Symbol | Function | Direction | |-------|-----------------|------------------------------------------------------|---------------------------------------------| | 1–3 | P25-P27 | Port 2, Bits 5,6,7 | Input/Output | | 4 | P07 | Port 0, Bit 7 | Input/Output | | 5 | $V_{DD}$ | Power Supply | | | 6 | XTAL2 | Crystal Oscillator Clock | Output | | 7 | XTAL1 | Crystal Oscillator Clock | Input | | 8–10 | P31–P33 | Port 3, Bits 1,2,3 | Input | | 11,12 | P34. P36 | Port 3, Bits 4,6 | Output | | 13 | P00/Pref1/P30 | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 | | 14 | P01 | Port 0, Bit 1 | Input/Output | | 15 | V <sub>SS</sub> | Ground | | | 16–20 | P20-P24 | Port 2, Bits 0,1,2,3,4 | Input/Output | Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use. ### **Absolute Maximum Ratings** Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability. **Table 6. Absolute Maximum Ratings** | Parameter | Minimum | Maximum | Units | Notes | |----------------------------------------------------------------|------------|---------|-------|-------| | Ambient temperature under bias | 0 | +70 | С | | | Storage temperature | -65 | +150 | С | | | Voltage on any pin with respect to V <sub>SS</sub> | -0.3 | +5.5 | V | 1 | | Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3 | +3.6 | V | | | Maximum current on input and/or inactive output pin | <b>-</b> 5 | +5 | μA | | | Maximum output current from active output pin | -25 | +25 | mA | | | Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> | | 75 | mA | | Notes: This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET. #### **Standard Test Conditions** The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7). Figure 7. Test Load Diagram Table 8. DC Characteristics (Continued) | | T <sub>A</sub> = 0°C to +70°C | | | | | | | | | |------------------|-------------------------------|----------|-----|-----|-----|-------|-----------------------------------------------------------|-------|--| | Symbol | Parameter | $V_{CC}$ | Min | Тур | Max | Units | Conditions | Notes | | | I <sub>CC1</sub> | Standby Current | 2.0 | | | 3 | mΑ | $V_{IN} = 0V$ , $V_{CC}$ at 8.0MHz | 1, 2 | | | | (HALT Mode) | 3.6 | | | 5 | | Same as above | 1, 2 | | | | | 2.0 | | | 2 | | Clock Divide-by-16 at 8.0MHz | 1, 2 | | | | | 3.6 | | | 4 | | Same as above | 1, 2 | | | I <sub>CC2</sub> | Standby Current (Stop | 2.0 | | | 8 | μΑ | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3 | | | | Mode) | 3.6 | | | 10 | μΑ | Same as above | 3 | | | | | 2.0 | | | 500 | μΑ | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$ | 3 | | | | | 3.6 | | | 800 | μA | Same as above | 3 | | | I <sub>LV</sub> | Standby Current | | | | 10 | μΑ | Measured at 1.3V | 4 | | | | (Low Voltage) | | | | | | | | | | V <sub>BO</sub> | V <sub>CC</sub> Low Voltage | | | | 2.0 | V | 8MHz maximum | | | | | Protection | | | | | | Ext. CLK Freq. | | | | $V_{LVD}$ | Vcc Low Voltage | | | 2.4 | | V | | | | | | Detection | | | | | | | | | | $V_{HVD}$ | Vcc High Voltage | | | 2.7 | | V | | | | | | Detection | | | | | | | | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - Oscillator stops when V<sub>CC</sub> falls below V<sub>BO</sub> limit. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to the V<sub>DD</sub> and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. ### **AC Characteristics** Figure 8 and Table 10 describe the Alternating Current (AC) characteristics. Figure 8. AC Timing Diagram Figure 14. Program Memory Map (32K OTP) ## **Expanded Register File** The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the Figure 17. Register Pointer—Detail #### Stack The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register. Table 12. CTR0(D)00H Counter/Timer8 Control Register (Continued) | Field | Bit Position | | Value | Description | |------------------|--------------|-----|---------|---------------------------------------------------------| | Counter_INT_Mask | 1- | R/W | 0<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt | | P34_Out | 0 | R/W | 0*<br>1 | P34 as Port Output<br>T8 Output on P34 | #### Note: #### T8 Enable This field enables T8 when set (written) to 1. #### Single/Modulo-N When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached. #### **Timeout** This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location. **Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. > The first clock of T8 might not have complete clock width and can occur any time when enabled. **Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers. #### **T8 Clock** This bit defines the frequency of the input signal to T8. <sup>\*</sup>Indicates the value upon Power-On Reset. 40 When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20. Figure 20. 8-Bit Counter/Timer Circuits You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded. <u>^</u> Caution: To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH. Figure 28. Ping-Pong Mode Diagram #### **Initiating PING-PONG Mode** First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29. Figure 29. Output Circuit The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value. #### Clock The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100 $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source. The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground. Figure 31. Oscillator Configuration 60 #### Watch-Dog Timer Mode Register (WDTMR) The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags. The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location <code>0Fh</code>. It is organized as shown in Figure 37. #### WDTMR(0F)0Fh <sup>\*</sup> Default setting after reset Figure 37. Watch-Dog Timer Mode Register (Write Only) #### WDT Time Select (D0, D1) This bit selects the WDT time period. It is configured as indicated in Table 20. #### WDTMR(0F)0FH <sup>\*</sup> Default setting after reset Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) # **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset Figure 48. Port 2 Mode Register (F6H: Write Only) #### R249 IPR(F9H) Figure 51. Interrupt Priority Register (F9H: Write Only) | SYMBOL | MILLIN | METER | INC | Н | |---------|--------|-------|-------|-------| | STMIDOL | MIN | MAX | MIN | MAX | | A1 | 0.38 | 0.81 | .015 | .032 | | A2 | 3.25 | 3.68 | .128 | .145 | | В | 0.41 | 0.51 | .016 | .020 | | B1 | 1.47 | 1.57 | .058 | .062 | | С | 0.20 | 0.30 | .008 | .012 | | D | 25.65 | 26.16 | 1.010 | 1.030 | | E | 7.49 | 8.26 | .295 | .325 | | E1 | 6.10 | 6.65 | .240 | .262 | | е | 2.54 | BSC | .100 | BSC | | eA | 7.87 | 9.14 | .310 | .360 | | L | 3.18 | 3.43 | .125 | .135 | | Q1 | 1.42 | 1.65 | .056 | .065 | | S | 1.52 | 1.65 | .060 | .065 | CONTROLLING DIMENSIONS : INCH SYMBOL A1 A2 В С D е Figure 59. 20-Pin PDIP Package Diagram | г | 0.60 | 1.00 | .024 | | |----|------|------|------|--| | Q1 | 0.97 | 1.07 | .038 | | | | | | | | | | | | | | | | | | | | MILLIMETER MAX 2.65 0.30 2.44 0.30 12.95 7.60 10.65 0.40 MIN .094 .004 .088 .009 496 .291 .394 .012 .050 BSC MAX .104 .012 .096 .018 .012 .510 .299 .016 .039 .042 MIN 2.40 0.10 2.24 0.36 0.23 12.60 7.40 10.00 0.30 1.27 BSC Figure 60. 20-Pin SOIC Package Diagram CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. | SYMBOL | MILLI | METER | 11 | NCH | |--------|-------|---------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 2.40 | 2.64 | .094 | .104 | | A1 | 0.10 | 0.30 | .004 | .012 | | A2 | 2.24 | 2.44 | .088 | .096 | | В | 0.36 | 0.46 | .014 | .018 | | С | 0.23 | 0.30 | .009 | .012 | | D | 17.78 | 18.00 | .700 | .710 | | E | 7.40 | 7.60 | .291 | .299 | | е | 1.27 | BSC BSC | .05 | D BSC | | Н | 10.00 | 10.65 | .394 | .419 | | h | 0.30 | 0.71 | .012 | .028 | | L | 0.61 | 1.00 | .024 | .039 | | Q1 | 0.97 | 1.09 | .038 | .043 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 63. 28-Pin SOIC Package Diagram # **Ordering Information** | 32KB Standard Temperature: 0° to +70°C | | | | | | | |----------------------------------------|---------------------|----------------|---------------------|--|--|--| | Part Number | Description | Part Number | Description | | | | | ZGP323LSH4832C | 48-pin SSOP 32K OTP | ZGP323LSS2832C | 28-pin SOIC 32K OTP | | | | | ZGP323LSP4032C | 40-pin PDIP 32K OTP | ZGP323LSH2032C | 20-pin SSOP 32K OTP | | | | | ZGP323LSH2832C | 28-pin SSOP 32K OTP | ZGP323LSP2032C | 20-pin PDIP 32K OTP | | | | | ZGP323LSP2832C | 28-pin PDIP 32K OTP | ZGP323LSS2032C | 20-pin SOIC 32K OTP | | | | | ZGP323LSK2032E | 20-pin CDIP 32K OTP | ZGP323LSK4032E | 40-pin CDIP 32K OTP | | | | | | | ZGP323LSK2832E | 28-pin CDIP 32K OTP | | | | | | | | | | | | | 32KB Extended | Temperature: | -40° to | +105° | C | |---------------|--------------|---------|-------|---| |---------------|--------------|---------|-------|---| | Part Number | Description | Part Number | Description | |----------------|---------------------|----------------|---------------------| | ZGP323LEH4832C | 48-pin SSOP 32K OTP | ZGP323LES2832C | 28-pin SOIC 32K OTP | | ZGP323LEP4032C | 40-pin PDIP 32K OTP | ZGP323LEH2032C | 20-pin SSOP 32K OTP | | ZGP323LEH2832C | 28-pin SSOP 32K OTP | ZGP323LEP2032C | 20-pin PDIP 32K OTP | | ZGP323LEP2832C | 28-pin PDIP 32K OTP | ZGP323LES2032C | 20-pin SOIC 32K OTP | | Part Number | Description | Part Number | Description | |----------------|---------------------|----------------|---------------------| | ZGP323LAH4832C | 48-pin SSOP 32K OTP | ZGP323LAS2832C | 28-pin SOIC 32K OTP | | ZGP323LAP4032C | 40-pin PDIP 32K OTP | ZGP323LAH2032C | 20-pin SSOP 32K OTP | | ZGP323LAH2832C | 28-pin SSOP 32K OTP | ZGP323LAP2032C | 20-pin PDIP 32K OTP | | ZGP323LAP2832C | 28-pin PDIP 32K OTP | ZGP323LAS2032C | 20-pin SOIC 32K OTP | | | | | | Note: Replace C with G for Lead-Free Packaging | D | functional description | |---------------------------------------------|-------------------------------------------| | DC characteristics 11 | counter/timer functional blocks 38 | | demodulation mode | CTR(D)01h register 33 | | count capture flowchart 42 | CTR0(D)00h register 31 | | flowchart 43 | CTR2(D)02h register 35 | | T16 45 | CTR3(D)03h register 37 | | T8 41 | expanded register file 24 | | description | expanded register file architecture 26 | | functional 23 | HI16(D)09h register 30 | | general 2 | HI8(D)0Bh register 30 | | pin 4 | L08(D)0Ah register 30 | | ' | L0I6(D)08h register 30 | | | program memory map 24 | | E | RAM 23 | | EPROM | register description 63 | | selectable options 62 | register file 28 | | expanded register file 24 | register pointer 27 | | expanded register file architecture 26 | register pointer detail 29 | | expanded register file control registers 69 | SMR2(F)0D1h register 38 | | flag 78 | stack 29 | | interrupt mask register 77 | TC16H(D)07h register 30 | | interrupt priority register 76 | TC16L(D)06h register 31 | | interrupt request register 77 | TC8H(D)05h register 31 | | port 0 and 1 mode register 75 | TC8L(D)04h register 31 | | port 2 configuration register 73 | | | port 3 mode register 74 | C | | port configuration register 73 | G | | register pointer 78 | glitch filter circuitry 38 | | stack pointer high register 79 | | | stack pointer low register 79 | | | stop-mode recovery register 71 | Н | | stop-mode recovery register 2 72 | halt instruction, counter/timer 52 | | T16 control register 67 | | | T8 and T16 common control functions reg- | | | ister 65 | | | T8/T16 control register 68 | input circuit 38 | | TC8 control register 64 | interrupt block diagram, counter/timer 49 | | watch-dog timer register 73 | interrupt types, sources and vectors 50 | | F | ı | | features | low-voltage detection register 63 | | standby modes 1 | iow-voilage detection register to | | Clariday illoddo i | |