# E·XFL

### Zilog - ZGP323LEH2004C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | · ·                                                           |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 4KB (4K x 8)                                                  |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | - ·                                                           |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | ·                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323leh2004c00tr |
|                            |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0–7 pull-up transistors
- EPROM Protection
- WDT enabled at POR
- **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$  ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$  ±50% at  $V_{CC}=2$  V.

# **General Description**

The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to registermapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of userselectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, "", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 2.





#### Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

| Table 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Identification |
|----------|------------------------------------------------|
|          |                                                |

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25–P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | V <sub>DD</sub> | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

**Note:** \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.

>



# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 6. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximun | n Units | Notes |
|-----------------------------------------------------|---------|---------|---------|-------|
| Ambient temperature under bias                      | 0       | +70     | С       |       |
| Storage temperature                                 | -65     | +150    | С       |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | +5.5    | V       | 1     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | +3.6    | V       |       |
| Maximum current on input and/or inactive output pin | -5      | +5      | μA      |       |
| Maximum output current from active output pin       | -25     | +25     | mA      |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75      | mA      |       |
| Notes:                                              |         |         |         |       |

This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

# **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram



# **AC Characteristics**

Figure 8 and Table 10 describe the Alternating Current (AC) characteristics.





|    |                  |                                      | T <sub>A</sub> =0°C to +70°C<br>8.0MHz |           |         |       |       | Watch-Dog<br>Timer<br>⁻Mode |
|----|------------------|--------------------------------------|----------------------------------------|-----------|---------|-------|-------|-----------------------------|
| No | Symbol           | Parameter                            | v <sub>cc</sub>                        | Minimum   | Maximum | Units | Notes | Register<br>(D1, D0)        |
| 1  | ТрС              | Input Clock Period                   | 2.0–3.6                                | 121       | DC      | ns    | 1     |                             |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0–3.6                                |           | 25      | ns    | 1     |                             |
| 3  | TwC              | Input Clock Width                    | 2.0–3.6                                | 37        |         | ns    | 1     |                             |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>3.6                             | 100<br>70 |         | ns    | 1     |                             |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0–3.6                                | 3ТрС      |         |       | 1     |                             |
| 6  | TpTin            | Timer Input Period                   | 2.0–3.6                                | 8TpC      |         |       | 1     |                             |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0–3.6                                |           | 100     | ns    | 1     |                             |
| 8  | TwIL             | Interrupt Request<br>Low Time        | 2.0<br>3.6                             | 100<br>70 |         | ns    | 1, 2  |                             |
| 9  | TwIH             | Interrupt Request<br>Input High Time | 2.0–3.6                                | 5TpC      |         |       | 1, 2  |                             |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0–3.6                                | 12        |         | ns    | 3     |                             |
|    |                  | Spec                                 |                                        | 10TpC     |         |       | 4     |                             |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0–3.6                                |           | 5TpC    |       | 4     |                             |
| 12 | Twdt             | Watch-Dog Timer                      | 2.0–3.6                                | 5         |         | ms    |       | 0, 0                        |
|    |                  | Delay Time                           | 2.0–3.6                                | 10        |         | ms    |       | 0, 1                        |
|    |                  |                                      | 2.0–3.6                                | 20        |         | ms    |       | 1, 0                        |
|    |                  |                                      | 2.0–3.6                                | 80        |         | ms    |       | 1, 1                        |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0–3.6                                | 2.5       | 10      | ms    |       |                             |

#### **Table 10. AC Characteristics**

Notes:

1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).

3. SMR – D5 = 1.

4. SMR - D5 = 0.





Figure 10. Port 1 Configuration

### Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode.





Figure 11. Port 2 Configuration

### Port 3 (P37–P30)

Port 3 is a 8-bit, CMOS-compatible fixed I/O port (see Figure 12). Port 3 consists of four fixed input (P33–P30) and four fixed output (P37–P34), which can be configured under software control for interrupt and as output from the counter/timers. P30, P31, P32, and P33 are standard CMOS inputs; P34, P35, P36, and P37 are push-pull outputs.



### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 48.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.





Figure 28. Ping-Pong Mode Diagram

### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.



| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | T8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

#### Table 16. Interrupt Types, Sources, and Vectors

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Z8 GP<sup>TM</sup> OTP MCU Family interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable by the user. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 17.

| IRQ                                            |    | Interrupt Edge |            |  |
|------------------------------------------------|----|----------------|------------|--|
| D7                                             | D6 | IRQ2 (P31)     | IRQ0 (P32) |  |
| 0                                              | 0  | F              | F          |  |
| 0                                              | 1  | F              | R          |  |
| 1                                              | 0  | R              | F          |  |
| 1                                              | 1  | R/F            | R/F        |  |
| <b>Note:</b> F = Falling Edge; R = Rising Edge |    |                |            |  |

#### Table 17. IRQ Register



### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address <code>0BH</code>.







#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

### Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| -              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23–P20           |
|                |              |   | 010              | C. NAND of P27–P20           |
|                |              |   | 011              | D. NOR of P33–P31            |
|                |              |   | 100              | E. NAND of P33–P31           |
|                |              |   | 101              | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

61

#### Table 20. Watch-Dog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5ms min.                          |
| 0  | 1  | 10ms min.                         |
| 1  | 0  | 20ms min.                         |
| 1  | 1  | 80ms min.                         |

### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT Mode. A 1 indicates active during HALT. The default is 1. See Figure 38.



\* CLR1 and CLR2 enable the WDT/POR and 18 Clock Reset timers respectively upon a Low-to-High input translation.

#### Figure 38. Resets and WDT



#### CTR2(0D)02H



Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted)



### LVD(0D)0CH



\* Default

Figure 43. Voltage Detection Register

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

# **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57.



### R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification





Note: ZILOG supplies both options for production. Component layout PCB design should cover bigger option 01.

Figure 64. 28-Pin PDIP Package Diagram







Figure 66. 40-Pin CDIP Package



MILLIMETER INCH SYMBOL MIN MAX MIN MAX .040 A1 0.51 .020 A2 3.94 .125 .155 3.18 В 0.38 0.53 .015 .021 B1 .040 .060 1.02 1.52 С 0.38 .009 .015 0.23 D 2.050 2.070 52.07 52.58 Ε 15.24 15.75 .600 .620 .100 TYP E1 13.59 .59 14.22 2.54 TYP .535 e .660 eA 15.49 16.76 .610 3.81 .120 .150 L 3.05 Q1 1.91 .075 1.40 .055 S .060 1.52 2.29 .090

Figure 67. 40-Pin PDIP Package Diagram

CONTROLLING DIMENSIONS : INCH



# **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323LSH4832C | 48-pin SSOP 32K OTP | ZGP323LSS2832C | 28-pin SOIC 32K OTP |
| ZGP323LSP4032C | 40-pin PDIP 32K OTP | ZGP323LSH2032C | 20-pin SSOP 32K OTP |
| ZGP323LSH2832C | 28-pin SSOP 32K OTP | ZGP323LSP2032C | 20-pin PDIP 32K OTP |
| ZGP323LSP2832C | 28-pin PDIP 32K OTP | ZGP323LSS2032C | 20-pin SOIC 32K OTP |
| ZGP323LSK2032E | 20-pin CDIP 32K OTP | ZGP323LSK4032E | 40-pin CDIP 32K OTP |
|                |                     | ZGP323LSK2832E | 28-pin CDIP 32K OTP |
|                |                     |                |                     |

### 32KB Extended Temperature: -40° to +105°C

| Part Number    | Description         | Part Number    | Description         |
|----------------|---------------------|----------------|---------------------|
| ZGP323LEH4832C | 48-pin SSOP 32K OTP | ZGP323LES2832C | 28-pin SOIC 32K OTP |
| ZGP323LEP4032C | 40-pin PDIP 32K OTP | ZGP323LEH2032C | 20-pin SSOP 32K OTP |
| ZGP323LEH2832C | 28-pin SSOP 32K OTP | ZGP323LEP2032C | 20-pin PDIP 32K OTP |
| ZGP323LEP2832C | 28-pin PDIP 32K OTP | ZGP323LES2032C | 20-pin SOIC 32K OTP |

### 32KB Automotive Temperature: -40° to +125°C

|                                                | •                   | 1              |                     |  |  |
|------------------------------------------------|---------------------|----------------|---------------------|--|--|
| Part Number                                    | Description         | Part Number    | Description         |  |  |
| ZGP323LAH4832C                                 | 48-pin SSOP 32K OTP | ZGP323LAS2832C | 28-pin SOIC 32K OTP |  |  |
| ZGP323LAP4032C                                 | 40-pin PDIP 32K OTP | ZGP323LAH2032C | 20-pin SSOP 32K OTP |  |  |
| ZGP323LAH2832C                                 | 28-pin SSOP 32K OTP | ZGP323LAP2032C | 20-pin PDIP 32K OTP |  |  |
| ZGP323LAP2832C                                 | 28-pin PDIP 32K OTP | ZGP323LAS2032C | 20-pin SOIC 32K OTP |  |  |
|                                                |                     |                |                     |  |  |
| Note: Replace C with G for Lead-Free Packaging |                     |                |                     |  |  |

# Z8 GP<sup>™</sup> OTP MCU Family Product Specification



# D

DC characteristics 11 demodulation mode count capture flowchart 42 flowchart 43 T16 45 T8 41 description functional 23 general 2 pin 4

# Ε

**EPROM** selectable options 62 expanded register file 24 expanded register file architecture 26 expanded register file control registers 69 flag 78 interrupt mask register 77 interrupt priority register 76 interrupt request register 77 port 0 and 1 mode register 75 port 2 configuration register 73 port 3 mode register 74 port configuration register 73 register pointer 78 stack pointer high register 79 stack pointer low register 79 stop-mode recovery register 71 stop-mode recovery register 2 72 T16 control register 67 T8 and T16 common control functions register 65 T8/T16 control register 68 TC8 control register 64 watch-dog timer register 73

### F

features standby modes 1 functional description counter/timer functional blocks 38 CTR(D)01h register 33 CTR0(D)00h register 31 CTR2(D)02h register 35 CTR3(D)03h register 37 expanded register file 24 expanded register file architecture 26 HI16(D)09h register 30 HI8(D)0Bh register 30 L08(D)0Ah register 30 L0I6(D)08h register 30 program memory map 24 **RAM 23** register description 63 register file 28 register pointer 27 register pointer detail 29 SMR2(F)0D1h register 38 stack 29 TC16H(D)07h register 30 TC16L(D)06h register 31 TC8H(D)05h register 31 TC8L(D)04h register 31

# G

glitch filter circuitry 38

# Η

halt instruction, counter/timer 52

# I

input circuit 38 interrupt block diagram, counter/timer 49 interrupt types, sources and vectors 50

### L

low-voltage detection register 63