Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SSOP (0.209", 5.30mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323leh2804c | # List of Figures | Figure 1. | Functional Block Diagram 3 | |------------|----------------------------------------------------| | Figure 2. | Counter/Timers Diagram | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | | Figure 6. | 48-Pin SSOP Pin Configuration | | Figure 7. | Test Load Diagram | | Figure 8. | AC Timing Diagram | | Figure 9. | Port 0 Configuration | | Figure 10. | Port 1 Configuration | | Figure 11. | Port 2 Configuration | | Figure 12. | Port 3 Configuration | | Figure 13. | Port 3 Counter/Timer Output Configuration | | Figure 14. | Program Memory Map (32K OTP) | | Figure 15. | Expanded Register File Architecture 26 | | Figure 16. | Register Pointer | | Figure 17. | Register Pointer—Detail | | Figure 18. | Glitch Filter Circuitry | | Figure 19. | Transmit Mode Flowchart 39 | | Figure 20. | 8-Bit Counter/Timer Circuits | | Figure 21. | T8_OUT in Single-Pass Mode | | Figure 22. | T8_OUT in Modulo-N Mode | | Figure 23. | Demodulation Mode Count Capture Flowchart 42 | | Figure 24. | Demodulation Mode Flowchart 43 | | Figure 25. | 16-Bit Counter/Timer Circuits 44 | | Figure 26. | T16_OUT in Single-Pass Mode | | Figure 27. | T16_OUT in Modulo-N Mode | | Figure 28. | Ping-Pong Mode Diagram 47 | | Figure 29. | Output Circuit | | Figure 30. | Interrupt Block Diagram | | Figure 31. | Oscillator Configuration | | Figure 32. | Port Configuration Register (PCON) (Write Only) 53 | | Figure 33. | STOP Mode Recovery Register 55 | | Figure 34. | SCLK Circuit 56 | Table 5. 40- and 48-Pin Configuration (Continued) | 40-Pin PDIP/CDIP* # | 48-Pin SSOP# | Symbol | |---------------------|--------------|-----------------| | 33 | 40 | P13 | | 8 | 9 | P14 | | 9 | 10 | P15 | | 12 | 15 | P16 | | 13 | 16 | P17 | | 35 | 42 | P20 | | 36 | 43 | P21 | | 37 | 44 | P22 | | 38 | 45 | P23 | | 39 | 46 | P24 | | 2 | 2 | P25 | | 3 | 3 | P26 | | 4 | 4 | P27 | | 16 | 19 | P31 | | 17 | 20 | P32 | | 18 | 21 | P33 | | 19 | 22 | P34 | | 22 | 26 | P35 | | 24 | 28 | P36 | | 23 | 27 | P37 | | 20 | 23 | NC | | 40 | 47 | NC | | 1 | 1 | NC | | 21 | 25 | RESET | | 15 | 18 | XTAL1 | | 14 | 17 | XTAL2 | | 11 | 12, 13 | V <sub>DD</sub> | | 31 | 24, 37, 38 | V <sub>SS</sub> | | 25 | 29 | Pref1/P30 | | | 48 | NC | Table 8. DC Characteristics (Continued) | | T <sub>A</sub> = 0°C to +70°C | | | | | | | | |------------------|-------------------------------|----------|-----|-----|-----|-------|-----------------------------------------------------------|-------| | Symbol | Parameter | $V_{CC}$ | Min | Тур | Max | Units | Conditions | Notes | | I <sub>CC1</sub> | Standby Current | 2.0 | | | 3 | mΑ | $V_{IN} = 0V$ , $V_{CC}$ at 8.0MHz | 1, 2 | | | (HALT Mode) | 3.6 | | | 5 | | Same as above | 1, 2 | | | | 2.0 | | | 2 | | Clock Divide-by-16 at 8.0MHz | 1, 2 | | | | 3.6 | | | 4 | | Same as above | 1, 2 | | I <sub>CC2</sub> | Standby Current (Stop | 2.0 | | | 8 | μΑ | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3 | | | Mode) | 3.6 | | | 10 | μΑ | Same as above | 3 | | | | 2.0 | | | 500 | μΑ | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$ | 3 | | | | 3.6 | | | 800 | μA | Same as above | 3 | | I <sub>LV</sub> | Standby Current | | | | 10 | μΑ | Measured at 1.3V | 4 | | | (Low Voltage) | | | | | | | | | V <sub>BO</sub> | V <sub>CC</sub> Low Voltage | | | | 2.0 | V | 8MHz maximum | | | | Protection | | | | | | Ext. CLK Freq. | | | $V_{LVD}$ | Vcc Low Voltage | | | 2.4 | | V | | | | | Detection | | | | | | | | | $V_{HVD}$ | Vcc High Voltage | | | 2.7 | | V | | | | | Detection | | | | | | | | #### Notes: - 1. All outputs unloaded, inputs at rail. - 2. CL1 = CL2 = 100 pF. - 3. Oscillator stopped. - Oscillator stops when V<sub>CC</sub> falls below V<sub>BO</sub> limit. It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to the V<sub>DD</sub> and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED. Table 9. EPROM/OTP Characteristics | Symbol | Parameter | Min. | Тур. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|---------|-------| | | Erase Time | 15 | | | Minutes | 1,3 | | | Data Retention @ use years | | 10 | | Years | 2 | | | Program/Erase Endurance | 25 | | | Cycles | 1 | #### Notes: - 1. For windowed cerdip package only. - 2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies: AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup> #### **Comparator Inputs** In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 20. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1. Note: Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode. #### **Comparator Outputs** These channels can be programmed to be output on P34 and P37 through the PCON register. ## **RESET (Input, Active Low)** Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally. When the Z8 $GP^{TM}$ asserts (Low) the $\overline{RESET}$ pin, the internal pull-up is disabled. The Z8 $GP^{TM}$ does not assert the $\overline{RESET}$ pin when under VBO. Note: The external Reset does not initiate an exit from STOP mode. ## **Functional Description** This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications. ## **Program Memory** This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts. #### **RAM** This device features 256B of RAM. See Figure 14. The counter/timers are mapped into ERF group D. Access is easily performed using the following: ``` RP, #0Dh T.D ; Select ERF D for access to bank D ; (working register group 0) R0,#xx LD ; load CTRL0 LD 1, #xx ; load CTRL1 LD R1, 2 ; CTRL2→CTRL1 LD RP, #0Dh ; Select ERF D for access to bank D ; (working register group 0) RP, #7Dh ; Select expanded register bank D and working ; register group 7 of bank 0 for access. 71h, 2 ; CTRL2→register 71h R1, 2 ; CTRL2\rightarrowregister 71h ``` ## **Register File** The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 12) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group. Note: Working register group E0–EF can only be accessed through working registers and indirect addressing modes. | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T16_Data_LO | [7:0] | R/W | Data | #### Counter/Timer8 High Hold Register—TC8H(D)05H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T8_Level_HI | [7:0] | R/W | Data | ### Counter/Timer8 Low Hold Register—TC8L(D)04H | Field | Bit Position | | Description | |-------------|--------------|-----|-------------| | T8_Level_LO | [7:0] | R/W | Data | ## CTR0 Counter/Timer8 Control Register—CTR0(D)00H Table 12 lists and briefly describes the fields for this register. Table 12. CTR0(D)00H Counter/Timer8 Control Register | Field | Bit Position | | Value | Description | |------------------|--------------|-----|-------|--------------------------------| | T8_Enable | 7 | R/W | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | 0 | Modulo-N | | | | | 1 | Single Pass | | Time_Out | 5 | R/W | 0 | No Counter Time-Out | | | | | 1 | Counter Time-Out Occurred | | | | | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T8 _Clock | 43 | R/W | 0 0 | SCLK | | | | | 0 1 | SCLK/2 | | | | | 1 0 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0 | Disable Data Capture Interrupt | | | | | 1 | Enable Data Capture Interrupt | Table 12. CTR0(D)00H Counter/Timer8 Control Register (Continued) | Field | Bit Position | | Value | Description | |------------------|--------------|-----|---------|---------------------------------------------------------| | Counter_INT_Mask | 1- | R/W | 0<br>1 | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt | | P34_Out | 0 | R/W | 0*<br>1 | P34 as Port Output<br>T8 Output on P34 | #### Note: #### T8 Enable This field enables T8 when set (written) to 1. #### Single/Modulo-N When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached. #### **Timeout** This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location. **Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers. > The first clock of T8 might not have complete clock width and can occur any time when enabled. **Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers. #### **T8 Clock** This bit defines the frequency of the input signal to T8. <sup>\*</sup>Indicates the value upon Power-On Reset. Table 14. CTR2(D)02H: Counter/Timer16 Control Register | Field | Bit Position | | Value | Description | |------------------|--------------|-----|-------|---------------------------| | T16_Enable | 7 | R | 0* | Counter Disabled | | | | | 1 | Counter Enabled | | | | W | 0 | Stop Counter | | | | | 1 | Enable Counter | | Single/Modulo-N | -6 | R/W | | Transmit Mode | | | | | 0* | Modulo-N | | | | | 1 | Single Pass | | | | | | Demodulation Mode | | | | | 0 | T16 Recognizes Edge | | | | | 1 | T16 Does Not Recognize | | | | | | Edge | | Time_Out | 5 | R | 0* | No Counter Timeout | | | | | 1 | Counter Timeout | | | | | | Occurred | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | T16 _Clock | 43 | R/W | 00** | SCLK | | | | | 01 | SCLK/2 | | | | | 10 | SCLK/4 | | | | | 11 | SCLK/8 | | Capture_INT_Mask | 2 | R/W | 0** | Disable Data Capture Int. | | | | | 1 | Enable Data Capture Int. | | Counter_INT_Mask | 1- | R/W | 0 | Disable Timeout Int. | | | | | 1 | Enable Timeout Int. | | P35_Out | 0 | R/W | 0* | P35 as Port Output | | | | | 1 | T16 Output on P35 | #### Note: #### T16\_Enable This field enables T16 when set to 1. #### Single/Modulo-N In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached. <sup>\*</sup>Indicates the value upon Power-On Reset. <sup>\*\*</sup>Indicates the value upon Power-On Reset.Not reset with Stop Mode recovery. Stop Mode Recovery Source P33 \_ D1 of P3M Register P31 P32 IRQ Register Low-Voltage Interrupt Edge D6, D7 Timer 8 Timer 16 Detection Select IRQ2 IRQ4 IRQ5 IRQ0 IRQ1 IRQ3 **IRQ IMR** 5 **IPR** Global Interrupt Enable Interrupt Priority Request Logic **Vector Select** Figure 30. Interrupt Block Diagram #### Port 0 Output Mode (D2) Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain. #### Stop-Mode Recovery Register (SMR) This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XORgate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/ TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address OBH. #### **WDTMR During STOP (D3)** This bit determines whether or not the WDT is active during STOP Mode. Because the XTAL clock is stopped during STOP Mode, the on-board RC has to be selected as the clock source to the WDT/POR counter. A 1 indicates active during Stop. The default is 1. #### **EPROM Selectable Options** There are seven EPROM Selectable Options to choose from based on ROM code requirements. These options are listed in Table 21. **Table 21. EPROM Selectable Options** | Port 00–03 Pull-Ups | On/Off | |-----------------------------------|--------| | Port 04–07 Pull-Ups | On/Off | | Port 10–13 Pull-Ups | On/Off | | Port 14–17 Pull-Ups | On/Off | | Port 20–27 Pull-Ups | On/Off | | EPROM Protection | On/Off | | Watch-Dog Timer at Power-On Reset | On/Off | #### **Voltage Brown-Out/Standby** An on-chip Voltage Comparator checks that the V<sub>DD</sub> is at the required level for correct operation of the device. Reset is globally driven when V<sub>DD</sub> falls below V<sub>BO</sub>. A small drop in V<sub>DD</sub> causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the V<sub>DD</sub> is allowed to stay above V<sub>RAM</sub>, the RAM content is preserved. When the power level is returned to above V<sub>BO</sub>, the device performs a POR and functions normally. #### CTR2(0D)02H Figure 41. T16 Control Register ((0D) 2H: Read/Write Except Where Noted) #### WDTMR(0F)0FH <sup>\*</sup> Default setting after reset Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) ## **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset Figure 48. Port 2 Mode Register (F6H: Write Only) ## R248 P01M(F8H) <sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available in 20-pin configurations. Figure 50. Port 0 and 1 Mode Register (F8H: Write Only) | CVALIDOL | MILLIMETER | | INCH | | |----------|------------|----------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | | Α | 2.40 | 2.64 | .094 | .104 | | A1 | 0.10 | 0.30 | .004 | .012 | | A2 | 2.24 | 2.44 | .088 | .096 | | В | 0.36 | 0.46 | .014 | .018 | | С | 0.23 | 0.30 | .009 | .012 | | D | 17.78 | 18.00 | .700 | .710 | | E | 7.40 | 7.60 | .291 | .299 | | е | 1.27 | 1.27 BSC | | D BSC | | Н | 10.00 | 10.65 | .394 | .419 | | h | 0.30 | 0.71 | .012 | .028 | | L | 0.61 | 1.00 | .024 | .039 | | Q1 | 0.97 | 1.09 | .038 | .043 | CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 63. 28-Pin SOIC Package Diagram | 16KB Standard Temperature: 0° to +70°C | | | | |----------------------------------------|---------------------|----------------|---------------------| | Part Number | Description | Part Number | Description | | ZGP323LSH4816C | 48-pin SSOP 16K OTP | ZGP323LSS2816C | 28-pin SOIC 16K OTP | | ZGP323LSP4016C | 40-pin PDIP 16K OTP | ZGP323LSH2016C | 20-pin SSOP 16K OTP | | ZGP323LSH2816C | 28-pin SSOP 16K OTP | ZGP323LSP2016C | 20-pin PDIP 16K OTP | | ZGP323LSP2816C | 28-pin PDIP 16K OTP | ZGP323LSS2016C | 20-pin SOIC 16K OTP | | 16KB Extended Temperature: -40° to +105°C | | | | | |-------------------------------------------|----------------|---------------------|----------------|---------------------| | | Part Number | Description | Part Number | Description | | | ZGP323LEH4816C | 48-pin SSOP 16K OTP | ZGP323LES2816C | 28-pin SOIC 16K OTP | | | ZGP323LEP4016C | 40-pin PDIP 16K OTP | ZGP323LES2016C | 20-pin SOIC 16K OTP | | | ZGP323LEH2816C | 28-pin SSOP 16K OTP | ZGP323LEH2016C | 20-pin SSOP 16K OTP | | | ZGP323LEP2816C | 28-pin PDIP 16K OTP | ZGP323LEP2016C | 20-pin PDIP 16K OTP | | 16KB Automotive Temperature: -40° to +125°C | | | | |------------------------------------------------|---------------------|----------------|---------------------| | Part Number | Description | Part Number | Description | | ZGP323LAH4816C | 48-pin SSOP 16K OTP | ZGP323LAS2816C | 28-pin SOIC 16K OTP | | ZGP323LAP4016C | 40-pin PDIP 16K OTP | ZGP323LAH2016C | 20-pin SSOP 16K OTP | | ZGP323LAH2816C | 28-pin SSOP 16K OTP | ZGP323LAP2016C | 20-pin PDIP 16K OTP | | ZGP323LAP2816C | 28-pin PDIP 16K OTP | ZGP323LAS2016C | 20-pin SOIC 16K OTP | | | | | | | Note: Replace C with G for Lead-Free Packaging | | | | PS023702-1004 Preliminary Ordering Information | 4KB Standard Temperature: 0° to +70°C | | | | |---------------------------------------|--------------------|----------------|--------------------| | Part Number | Description | Part Number | Description | | ZGP323LSH4804C | 48-pin SSOP 4K OTP | ZGP323LSS2804C | 28-pin SOIC 4K OTP | | ZGP323LSP4004C | 40-pin PDIP 4K OTP | ZGP323LSH2004C | 20-pin SSOP 4K OTP | | ZGP323LSH2804C | 28-pin SSOP 4K OTP | ZGP323LSP2004C | 20-pin PDIP 4K OTP | | ZGP323LSP2804C | 28-pin PDIP 4K OTP | ZGP323LSS2004C | 20-pin SOIC 4K OTP | | 4KB Extended Temperature: -40° to +105°C | | | | |------------------------------------------|--------------------|----------------|--------------------| | Part Number | Description | Part Number | Description | | ZGP323LEH4804C | 48-pin SSOP 4K OTP | ZGP323LES2804C | 28-pin SOIC 4K OTP | | ZGP323LEP4004C | 40-pin PDIP 4K OTP | ZGP323LEH2004C | 20-pin SSOP 4K OTP | | ZGP323LEH2804C | 28-pin SSOP 4K OTP | ZGP323LEP2004C | 20-pin PDIP 4K OTP | | ZGP323LEP2804C | 28-pin PDIP 4K OTP | ZGP323LES2004C | 20-pin SOIC 4K OTP | | 4KB Automotive Temperature: -40° to +125°C | | | | |--------------------------------------------|--------------------|----------------|--------------------| | Part Number | Description | Part Number | Description | | ZGP323LAH4804C | 48-pin SSOP 4K OTP | ZGP323LAS2804C | 28-pin SOIC 4K OTP | | ZGP323LAP4004C | 40-pin PDIP 4K OTP | ZGP323LAH2004C | 20-pin SSOP 4K OTP | | ZGP323LAH2804C | 28-pin SSOP 4K OTP | ZGP323LAP2004C | 20-pin PDIP 4K OTP | | ZGP323LAP2804C | 28-pin PDIP 4K OTP | ZGP323LAS2004C | 20-pin SOIC 4K OTP | Note: Replace C with G for Lead-Free Packaging Additional Components | Part Number | Description | Part Number | Description | |----------------|---------------------|----------------|--------------------| | ZGP323ICE01ZEM | Emulator/programmer | ZGP32300100ZPR | Programming System | ## **Example** # Index | Numerics | counter/timer | |---------------------------------------|------------------------------------------| | 16-bit counter/timer circuits 44 | 16-bit circuits 44 | | 20-pin DIP package diagram 81 | 8-bit circuits 40 | | 20-pin SSOP package diagram 82 | brown-out voltage/standby 62 | | 28-pin DIP package diagram 85 | clock 51 | | 28-pin SOlCpackage diagram 84 | demodulation mode count capture flow- | | 28-pin SSOP package diagram 86 | chart 42 | | 40-pin DIP package diagram 87 | demodulation mode flowchart 43 | | 48-pin SSOP package diagram 88 | EPROM selectable options 62 | | 8-bit counter/timer circuits 40 | glitch filter circuitry 38 | | | halt instruction 52 | | | input circuit 38 | | A | interrupt block diagram 49 | | absolute maximum ratings 10 | interrupt types, sources and vectors 50 | | AC | oscillator configuration 51 | | characteristics 14 | output circuit 47 | | timing diagram 14 | ping-pong mode 46 | | address spaces, basic 2 | port configuration register 53 | | architecture 2 | resets and WDT 61 | | expanded register file 26 | SCLK circuit 56 | | 5. ps. 14.54 1.5 g. 61.61 2.5 | stop instruction 52 | | | stop mode recovery register 55 | | В | stop mode recovery register 2 59 | | basic address spaces 2 | stop mode recovery source 57 | | block diagram, ZLP32300 functional 3 | T16 demodulation mode 45 | | block diagram, ZEI 32300 functional 3 | T16 transmit mode 44 | | | T16_OUT in modulo-N mode 45 | | C | T16_OUT in single-pass mode 45 | | | T8 demodulation mode 41 | | capacitance 11 | T8 transmit mode 38 | | characteristics<br>AC 14 | T8_OUT in modulo-N mode 41 | | DC 11 | T8_OUT in single-pass mode 41 | | clock 51 | transmit mode flowchart 39 | | | voltage detection and flags 63 | | comparator inputs/outputs 23 | watch-dog timer mode register 60 | | configuration | watch-dog timer time select 61 | | port 0 17 | CTR(D)01h T8 and T16 Common Functions 33 | | port 1 18 | | | port 2 19 | | | port 3 20 | | | port 3 counter/timer 22 | |