## E·XFL

#### Zilog - ZGP323LEH2832C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 24                                                            |
| Program Memory Size        | 32KB (32K x 8)                                                |
| Program Memory Type        | ОТР                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323leh2832c00tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## **Table of Contents**

| Development Features 1                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Description                                                                                                                                                                                                      |
| Pin Description                                                                                                                                                                                                          |
| Absolute Maximum Ratings 10                                                                                                                                                                                              |
| Standard Test Conditions 10                                                                                                                                                                                              |
| DC Characteristics                                                                                                                                                                                                       |
| AC Characteristics                                                                                                                                                                                                       |
| Pin Functions 16   XTAL1 Crystal 1 (Time-Based Input) 16   XTAL2 Crystal 2 (Time-Based Output) 16   Port 0 (P07–P00) 16   Port 1 (P17–P10) 17   Port 2 (P27–P20) 18   Port 3 (P37–P30) 19   RESET (Input, Active Low) 23 |
| Functional Description23Program Memory23RAM23Expanded Register File24Register File28Stack29Timers30Counter/Timer Functional Blocks38                                                                                     |
| Expanded Register File Control Registers (0D) 64                                                                                                                                                                         |
| Expanded Register File Control Registers (0F) 69                                                                                                                                                                         |
| Standard Control Registers                                                                                                                                                                                               |
| Package Information                                                                                                                                                                                                      |
| Ordering Information                                                                                                                                                                                                     |
| Precharacterization Product                                                                                                                                                                                              |



- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0–7 pull-up transistors
- EPROM Protection
- WDT enabled at POR
- **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$  ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$  ±50% at  $V_{CC}=2$  V.

## **General Description**

The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to registermapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of userselectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, "", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 2.



## **Absolute Maximum Ratings**

Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 6. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximu | m Units | Notes |
|-----------------------------------------------------|---------|--------|---------|-------|
| Ambient temperature under bias                      | 0       | +70    | С       |       |
| Storage temperature                                 | -65     | +150   | С       |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | +5.5   | V       | 1     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | +3.6   | V       |       |
| Maximum current on input and/or inactive output pin | -5      | +5     | μA      |       |
| Maximum output current from active output pin       | -25     | +25    | mA      |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75     | mA      |       |
| Notes:                                              |         |        |         |       |

This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

## **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram







Figure 13. Port 3 Counter/Timer Output Configuration



| Z8 <sup>®</sup> Standard Control Registers              | F       | Rese | et C | onc | litio | n  |    |
|---------------------------------------------------------|---------|------|------|-----|-------|----|----|
| Expanded Reg. Bank 0/Group 15*                          | * D7 D6 | D5   | D4   | D3  | D2    | D1 | D0 |
|                                                         |         | 1    |      |     |       |    |    |
|                                                         |         |      | 0    | 0   | 0     | 0  | 0  |
|                                                         |         | 0    | 0    | 0   | 0     | 0  | 0  |
| Register Pointer                                        | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
|                                                         | 00      | 0    | 0    | 0   | 0     | 0  | 0  |
|                                                         | 00      | U    | U    | U   | U     | U  | U  |
| Working Register Expanded Register                      | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| Group Pointer Bank Pointer F9 IPK                       |         | U    | U    | U   | U     | U  | U  |
|                                                         | 1 1     | 0    | 0    | 1   | 1     | 1  | 1  |
| * F7 P3M                                                | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| * F6 P2M                                                | 1 1     | 1    | 1    | 1   | 1     | 1  | 1  |
| F5 Reserved                                             | UU      | U    | U    | U   | U     | U  | U  |
| F4 Reserved                                             | UU      | U    | U    | U   | U     | U  | U  |
| F3 Reserved                                             | UU      | U    | U    | U   | U     | U  | U  |
| Register File (Bank 0)** /                              | UU      | U    | U    | U   | U     | U  | U  |
| FF F1 Reserved                                          | UU      | U    | U    | U   | U     | U  | U  |
| F0 Reserved                                             | υυ      | U    | U    | U   | U     | U  | U  |
| Expanded Reg. Bank E/Group 0**                          |         |      |      |     |       |    |    |
| L (F) OF WDTMR                                          |         | 0    | 0    | 1   | 1     | 0  | 1  |
| (F) OF Reserved                                         | 0 0     | 0    | 0    | -   | -     | 0  | -  |
| * (F) 0D_SMR2                                           | 0.0     | 0    | 0    | 0   | 0     | 0  | 0  |
| (F) OC Reserved                                         | 00      | -    | 0    | -   | •     | •  | 0  |
|                                                         |         | 4    | 0    | 0   | 0     |    | 0  |
| 7F                                                      | 0 0     | -    | 0    | 0   | 0     | 0  | 0  |
|                                                         |         | -    |      | _   | _     | -  | _  |
|                                                         |         |      |      | _   |       | _  |    |
|                                                         |         |      |      | _   |       | _  |    |
|                                                         |         |      |      | -   |       | _  |    |
|                                                         |         |      |      | -   |       | _  |    |
|                                                         |         |      |      | -   |       | _  |    |
|                                                         |         |      |      | _   | -     | -  | _  |
|                                                         |         |      |      | _   | -     | -  | _  |
|                                                         |         |      |      | _   | -     | -  | _  |
|                                                         |         |      | 4    | -   | 4     | -  | ~  |
| Expanded Reg. Bank 0/Group (0)                          | 1 1     |      | ſ    | 1   | 1     | 1  | 0  |
| (0) 03 P3 0 U Hxpanded\Reg. Bank D/Group 0              |         |      |      |     |       |    | _  |
| (0) 02 P2 U (D) 0C LVD                                  |         | 0    | 0    | U   | U     | 0  | 0  |
| * (0) 01 P1                                             | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| (0) 01 1 1 0 (D) 02 100 (D) 02 116                      | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| (0) 00 P0 U (D) 08 LO16                                 | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| U = Unknown                                             | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| * Is not reset with a Stop-Mode Recovery                | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| ** All addresses are in hexadecimal                     | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| ↑ Is not reset with a Stop-Mode Recovery, except Bit 0  | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| ↑↑ Bit 5 Is not reset with a Stop-Mode Recovery         | 0 0     | 0    | 1    | 1   | 1     | 1  | 1  |
| ↑↑↑ Bits 5.4.3.2 not reset with a Stop-Mode Recovery    | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| ↑↑↑↑ Bits 5 and 4 not reset with a Stop-Mode Recovery   | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |
| 1111 Dia 5 4 2 2 4 not react with a Stan Made Decouvery | 0 0     | 0    | 0    | 0   | 0     | 0  | 0  |

#### Figure 15. Expanded Register File Architecture



#### Capture\_INT\_Mask

Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in demodulation mode.

#### Counter\_INT\_Mask

Set this bit to allow an interrupt when T8 has a timeout.

#### P34\_Out

This bit defines whether P34 is used as a normal output pin or the T8 output.

#### T8 and T16 Common Functions—CTR1(0D)01H

This register controls the functions in common with the T8 and T16.

Table 13 lists and briefly describes the fields for this register.

| Field             | Bit Position |     | Value | Description       |
|-------------------|--------------|-----|-------|-------------------|
| Mode              | 7            | R/W | 0*    | Transmit Mode     |
|                   |              |     |       | Demodulation Mode |
| P36_Out/          | -6           | R/W |       | Transmit Mode     |
| Demodulator_Input |              |     | 0*    | Port Output       |
|                   |              |     | 1     | T8/T16 Output     |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 0     | P31               |
|                   |              |     | 1     | P20               |
| T8/T16_Logic/     | 54           | R/W |       | Transmit Mode     |
| Edge _Detect      |              |     | 00**  | AND               |
|                   |              |     | 01    | OR                |
|                   |              |     | 10    | NOR               |
|                   |              |     | 11    | NAND              |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 00**  | Falling Edge      |
|                   |              |     | 01    | Rising Edge       |
|                   |              |     | 10    | Both Edges        |
|                   |              |     | 11    | Reserved          |

#### Table 13. CTR1(0D)01H T8 and T16 Common Functions



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

#### **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

#### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



#### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address <code>0BH</code>.







#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

#### Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value          | Description                  |
|----------------|--------------|---|----------------|------------------------------|
| Reserved       | 7            |   | 0              | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup> | Low                          |
| -              |              |   | 1              | High                         |
| Reserved       | 5            |   | 0              | Reserved (Must be 0)         |
| Source         | 432          | W | 000†           | A. POR Only                  |
|                |              |   | 001            | B. NAND of P23–P20           |
|                |              |   | 010            | C. NAND of P27–P20           |
|                |              |   | 011            | D. NOR of P33–P31            |
|                |              |   | 100            | E. NAND of P33–P31           |
|                |              |   | 101            | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110            | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111            | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00             | Reserved (Must be 0)         |

#### Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset



#### WDTMR During STOP (D3)

This bit determines whether or not the WDT is active during STOP Mode. Because the XTAL clock is stopped during STOP Mode, the on-board RC has to be selected as the clock source to the WDT/POR counter. A 1 indicates active during Stop. The default is 1.

#### **EPROM Selectable Options**

There are seven EPROM Selectable Options to choose from based on ROM code requirements. These options are listed in Table 21.

#### Table 21. EPROM Selectable Options

| Port 00–03 Pull-Ups               | On/Off |
|-----------------------------------|--------|
| Port 04–07 Pull-Ups               | On/Off |
| Port 10–13 Pull-Ups               | On/Off |
| Port 14–17 Pull-Ups               | On/Off |
| Port 20–27 Pull-Ups               | On/Off |
| EPROM Protection                  | On/Off |
| Watch-Dog Timer at Power-On Reset | On/Off |

#### Voltage Brown-Out/Standby

An on-chip Voltage Comparator checks that the V<sub>DD</sub> is at the required level for correct operation of the device. Reset is globally driven when V<sub>DD</sub> falls below V<sub>BO</sub>. A small drop in V<sub>DD</sub> causes the XTAL1 and XTAL2 circuitry to stop the crystal or resonator clock. If the V<sub>DD</sub> is allowed to stay above V<sub>RAM</sub>, the RAM content is preserved. When the power level is returned to above V<sub>BO</sub>, the device performs a POR and functions normally.



#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR    |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.



#### PCON(0F)00H



\* Default setting after reset

#### Figure 44. Port Configuration Register (PCON)(0F)00H: Write Only)



#### WDTMR(0F)0FH



\* Default setting after reset

Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only)

## **Standard Control Registers**

#### R246 P2M(F6H)



\* Default setting after reset

#### Figure 48. Port 2 Mode Register (F6H: Write Only)



ZILOG

#### R249 IPR(F9H)



Figure 51. Interrupt Priority Register (F9H: Write Only)



#### R254 SPH(FEH)



General-Purpose Register

#### Figure 56. Stack Pointer High (FEH: Read/Write)

R255 SPL(FFH)

| D7 D6 D5 D4 | D3 | D2 | D1 | D0 |
|-------------|----|----|----|----|
|-------------|----|----|----|----|

Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)





Note: ZILOG supplies both options for production. Component layout PCB design should cover bigger option 01.

Figure 64. 28-Pin PDIP Package Diagram







Figure 68. 48-Pin SSOP Package Design

**Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly.

>

# Z i L 0 G 91

#### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4808C | 48-pin SSOP 8K OTP | ZGP323LSS2808C | 28-pin SOIC 8K OTP |
| ZGP323LSP4008C | 40-pin PDIP 8K OTP | ZGP323LSH2008C | 20-pin SSOP 8K OTP |
| ZGP323LSH2808C | 28-pin SSOP 8K OTP | ZGP323LSP2008C | 20-pin PDIP 8K OTP |
| ZGP323LSP2808C | 28-pin PDIP 8K OTP | ZGP323LSS2008C | 20-pin SOIC 8K OTP |

#### 8KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LEH4808C | 48-pin SSOP 8K OTP | ZGP323LES2808C | 28-pin SOIC 8K OTP |
| ZGP323LEP4008C | 40-pin PDIP 8K OTP | ZGP323LEH2008C | 20-pin SSOP 8K OTP |
| ZGP323LEH2808C | 28-pin SSOP 8K OTP | ZGP323LEP2008C | 20-pin PDIP 8K OTP |
| ZGP323LEP2808C | 28-pin PDIP 8K OTP | ZGP323LES2008C | 20-pin SOIC 8K OTP |

#### 8KB Automotive Temperature: -40° to +125°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LAH4808C | 48-pin SSOP 8K OTP | ZGP323LAS2808C | 28-pin SOIC 8K OTP |
| ZGP323LAP4008C | 40-pin PDIP 8K OTP | ZGP323LAH2008C | 20-pin SSOP 8K OTP |
| ZGP323LAH2808C | 28-pin SSOP 8K OTP | ZGP323LAP2008C | 20-pin PDIP 8K OTP |
| ZGP323LAP2808C | 28-pin PDIP 8K OTP | ZGP323LAS2008C | 20-pin SOIC 8K OTP |

Note: Replace C with G for Lead-Free Packaging

# Z i L 0 G 92

#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4804C | 48-pin SSOP 4K OTP | ZGP323LSS2804C | 28-pin SOIC 4K OTP |
| ZGP323LSP4004C | 40-pin PDIP 4K OTP | ZGP323LSH2004C | 20-pin SSOP 4K OTP |
| ZGP323LSH2804C | 28-pin SSOP 4K OTP | ZGP323LSP2004C | 20-pin PDIP 4K OTP |
| ZGP323LSP2804C | 28-pin PDIP 4K OTP | ZGP323LSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LEH4804C | 48-pin SSOP 4K OTP | ZGP323LES2804C | 28-pin SOIC 4K OTP |
| ZGP323LEP4004C | 40-pin PDIP 4K OTP | ZGP323LEH2004C | 20-pin SSOP 4K OTP |
| ZGP323LEH2804C | 28-pin SSOP 4K OTP | ZGP323LEP2004C | 20-pin PDIP 4K OTP |
| ZGP323LEP2804C | 28-pin PDIP 4K OTP | ZGP323LES2004C | 20-pin SOIC 4K OTP |

#### 4KB Automotive Temperature: -40° to +125°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LAH4804C | 48-pin SSOP 4K OTP | ZGP323LAS2804C | 28-pin SOIC 4K OTP |
| ZGP323LAP4004C | 40-pin PDIP 4K OTP | ZGP323LAH2004C | 20-pin SSOP 4K OTP |
| ZGP323LAH2804C | 28-pin SSOP 4K OTP | ZGP323LAP2004C | 20-pin PDIP 4K OTP |
| ZGP323LAP2804C | 28-pin PDIP 4K OTP | ZGP323LAS2004C | 20-pin SOIC 4K OTP |

#### Note: Replace C with G for Lead-Free Packaging

#### **Additional Components**

| Part Number    | Description         | Part Number    | Description        |
|----------------|---------------------|----------------|--------------------|
| ZGP323ICE01ZEM | Emulator/programmer | ZGP32300100ZPR | Programming System |



### **Precharacterization Product**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or nonconformance with some aspects of the document might be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery might be uncertain at times, due to start-up yield issues.

ZiLOG, Inc.

532 Race Street San Jose, CA 95126-3432 Telephone: (408) 558-8500 FAX: 408 558-8300 Internet: <u>http://www.ZiLOG.com</u>