



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                  |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | ОТР                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 40-DIP (0.620", 15.75mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lep4004c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



#### Table 2. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

#### Figure 1. Functional Block Diagram



### **AC Characteristics**

Figure 8 and Table 10 describe the Alternating Current (AC) characteristics.









Figure 9. Port 0 Configuration

#### Port 1 (P17–P10)

Port 1 (see Figure 10) Port 1 can be configured for standard port input or output mode. After POR, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.



**Note:** The Port 1 direction is reset to be input following an SMR.





Figure 10. Port 1 Configuration

#### Port 2 (P27-P20)

Port 2 is an 8-bit, bidirectional, CMOS-compatible I/O port (see Figure 11). These eight I/O lines can be independently configured under software control as inputs or outputs. Port 2 is always available for I/O operation. A mask option is available to connect eight pull-up transistors on this port. Bits programmed as outputs are globally programmed as either push-pull or open-drain. The POR resets with the eight bits of Port 2 configured as inputs.

Port 2 also has an 8-bit input OR and AND gate, which can be used to wake up the part. P20 can be programmed to access the edge-detection circuitry in demodulation mode.



#### Timers

#### T8\_Capture\_HI—HI8(D)0BH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 1.

| Field         | Bit Position |     | Description               |
|---------------|--------------|-----|---------------------------|
| T8_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |

#### T8\_Capture\_LO—L08(D)0AH

This register holds the captured data from the output of the 8-bit Counter/Timer0. Typically, this register holds the number of counts when the input signal is 0.

| Field         | Bit Position |     | Description               |  |  |
|---------------|--------------|-----|---------------------------|--|--|
| T8_Capture_L0 | [7:0]        | R/W | Captured Data - No Effect |  |  |

#### T16\_Capture\_HI—HI16(D)09H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the MS-Byte of the data.

| Field          | Bit Position |     | Description               |  |
|----------------|--------------|-----|---------------------------|--|
| T16_Capture_HI | [7:0]        | R/W | Captured Data - No Effect |  |

#### T16\_Capture\_LO—L016(D)08H

This register holds the captured data from the output of the 16-bit Counter/ Timer16. This register holds the LS-Byte of the data.

| Field          | Bit Position | Description                   |
|----------------|--------------|-------------------------------|
| T16_Capture_LO | [7:0]        | R/W Captured Data - No Effect |

#### Counter/Timer2 MS-Byte Hold Register—TC16H(D)07H

| Field Bit Position |       | Description |      |
|--------------------|-------|-------------|------|
| T16_Data_HI        | [7:0] | R/W         | Data |

32

#### Table 12. CTR0(D)00H Counter/Timer8 Control Register (Continued)

| Field            | Bit Position |     | Value | Description                |
|------------------|--------------|-----|-------|----------------------------|
| Counter_INT_Mask | 1-           | R/W | 0     | Disable Time-Out Interrupt |
|                  |              |     | 1     | Enable Time-Out Interrupt  |
| P34_Out          | 0            | R/W | 0*    | P34 as Port Output         |
|                  |              |     | 1     | T8 Output on P34           |

#### Note:

\*Indicates the value upon Power-On Reset.

#### T8 Enable

This field enables T8 when set (written) to 1.

#### Single/Modulo-N

When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached.

#### Timeout

This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location.



**Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers.

The first clock of T8 might not have complete clock width and can occur any time when enabled.

Note: Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers.

#### **T8 Clock**

This bit defines the frequency of the input signal to T8.

38

#### Table 15. CTR3 (D)03H: T8/T16 Control Register (Continued)

| Field    | Bit Position |   | Value | Description        |
|----------|--------------|---|-------|--------------------|
| Reserved | 43210        | R | 1     | Always reads 11111 |
|          |              | W | х     | No Effect          |

Note: \*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with Stop Mode recovery.

#### **Counter/Timer Functional Blocks**

#### Input Circuit

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5– D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18).



#### Figure 18. Glitch Filter Circuitry

#### **T8 Transmit Mode**

Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19.



#### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 48.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.





Figure 28. Ping-Pong Mode Diagram

#### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.





Figure 30. Interrupt Block Diagram

#### **Power-On Reset**

A timer circuit clocked by a dedicated on-board RC-oscillator is used for the Power-On Reset (POR) timer function. The POR time allows  $V_{DD}$  and the oscillator circuit to stabilize before instruction execution begins.

The POR timer circuit is a one-shot timer triggered by one of three conditions:

- Power Fail to Power OK status, including Waking up from V<sub>BO</sub> Standby
- Stop-Mode Recovery (if D5 of SMR = 1)
- WDT Timeout

The POR timer is 2.5 ms minimum. Bit 5 of the Stop-Mode Register determines whether the POR timer is bypassed after Stop-Mode Recovery (typical for external clock).

#### HALT Mode

This instruction turns off the internal CPU clock, but not the XTAL oscillation. The counter/timers and external interrupts IRQ0, IRQ1, IRQ2, IRQ3, IRQ4, and IRQ5 remain active. The devices are recovered by interrupts, either externally or internally generated. An interrupt request must be executed (enabled) to exit HALT Mode. After the interrupt service routine, the program continues from the instruction after HALT Mode.

#### **STOP Mode**

This instruction turns off the internal clock and external crystal oscillation, reducing the standby current to 10  $\mu$ A or less. STOP Mode is terminated only by a reset, such as WDT timeout, POR, SMR or external reset. This condition causes the processor to restart the application program at address 000CH. To enter STOP (or HALT) mode, first flush the instruction pipeline to avoid suspending execution in mid-instruction. Execute a NOP (Opcode = FFH) immediately before the appropriate sleep instruction, as follows:



#### Port 0 Output Mode (D2)

Bit 2 controls the output mode of port 0. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain.

#### Stop-Mode Recovery Register (SMR)

This register selects the clock divide value and determines the mode of Stop Mode Recovery (Figure 33). All bits are write only except bit 7, which is read only. Bit 7 is a flag bit that is hardware set on the condition of Stop recovery and reset by a power-on cycle. Bit 6 controls whether a low level or a high level at the XOR-gate input (Figure 35 on page 57) is required from the recovery source. Bit 5 controls the reset delay after recovery. Bits D2, D3, and D4 of the SMR register specify the source of the Stop Mode Recovery signal. Bits D0 determines if SCLK/TCLK are divided by 16 or not. The SMR is located in Bank F of the Expanded Register Group at address <code>0BH</code>.

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



Figure 35. Stop Mode Recovery Source



#### Watch-Dog Timer Mode Register (WDTMR)

The Watch-Dog Timer (WDT) is a retriggerable one-shot timer that resets the Z8<sup>®</sup> CPU if it reaches its terminal count. The WDT must initially be enabled by executing the WDT instruction. On subsequent executions of the WDT instruction, the WDT is refreshed. The WDT circuit is driven by an on-board RC-oscillator. The WDT instruction affects the Zero (Z), Sign (S), and Overflow (V) flags.

The POR clock source the internal RC-oscillator. Bits 0 and 1 of the WDT register control a tap circuit that determines the minimum timeout period. Bit 2 determines whether the WDT is active during HALT, and Bit 3 determines WDT activity during Stop. Bits 4 through 7 are reserved (Figure 37). This register is accessible only during the first 60 processor cycles (120 XTAL clocks) from the execution of the first instruction after Power-On-Reset, Watch-Dog Reset, or a Stop-Mode Recovery (Figure 36). After this point, the register cannot be modified by any means (intentional or otherwise). The WDTMR cannot be read. The register is located in Bank F of the Expanded Register Group at address location 0Fh. It is organized as shown in Figure 37.

WDTMR(0F)0Fh



\* Default setting after reset

#### Figure 37. Watch-Dog Timer Mode Register (Write Only)

#### WDT Time Select (D0, D1)

This bit selects the WDT time period. It is configured as indicated in Table 20.

61

#### Table 20. Watch-Dog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5ms min.                          |
| 0  | 1  | 10ms min.                         |
| 1  | 0  | 20ms min.                         |
| 1  | 1  | 80ms min.                         |

#### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT Mode. A 1 indicates active during HALT. The default is 1. See Figure 38.



\* CLR1 and CLR2 enable the WDT/POR and 18 Clock Reset timers respectively upon a Low-to-High input translation.

#### Figure 38. Resets and WDT



#### LVD(0D)0CH



\* Default

Figure 43. Voltage Detection Register

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

### **Expanded Register File Control Registers (0F)**

The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57.











Figure 59. 20-Pin PDIP Package Diagram



CONTROLLING DIMENSIONS : INCH



Figure 60. 20-Pin SOIC Package Diagram

| CVUDOI | MILL  | IMETER | 1        | INCH |  |  |
|--------|-------|--------|----------|------|--|--|
| SYMBOL | MIN   | MAX    | MIN      | MAX  |  |  |
| А      | 2.40  | 2.65   | .094     | .104 |  |  |
| A1     | 0.10  | 0.30   | .004     | .012 |  |  |
| A2     | 2.24  | 2.44   | .088     | .096 |  |  |
| в      | 0.36  | 0.46   | .014     | .018 |  |  |
| С      | 0.23  | 0.30   | .009     | .012 |  |  |
| D      | 12.60 | 12.95  | .496     | .510 |  |  |
| E      | 7.40  | 7.60   | .291     | .299 |  |  |
| е      | 1.27  | BSC    | .050 BSC |      |  |  |
| н      | 10.00 | 10.65  | .394     | .419 |  |  |
| h      | 0.30  | 0.40   | .012     | .016 |  |  |
| L      | 0.60  | 1.00   | .024     | .039 |  |  |
| Q1     | 0.97  | 1.07   | .038     | .042 |  |  |

CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Z8 GP<sup>™</sup> OTP MCU Family Product Specification





| CVALDOL |          | MILLIMETER |      |       | INCH       |       |  |
|---------|----------|------------|------|-------|------------|-------|--|
| SYMBOL  | MIN      | NOM        | MAX  | MIN   | NOM        | MAX   |  |
| A       | 1.73     | 1.85       | 1.98 | 0.068 | 0.073      | 0.078 |  |
| A1      | 0.05     | 0.13       | 0.21 | 0.002 | 0.005      | 0.008 |  |
| A2      | 1.68     | 1.73       | 1.83 | 0.066 | 0.068      | 0.072 |  |
| В       | 0.25     | 0.30       | 0.38 | 0.010 | 0.012      | 0.015 |  |
| С       | 0.13     | 0.15       | 0.22 | 0.005 | 0.006      | 0.009 |  |
| D       | 7.07     | 7.20       | 7.33 | 0.278 | 0.283      | 0.289 |  |
| E       | 5.20     | 5.30       | 5.38 | 0.205 | 0.209      | 0.212 |  |
| e       | 0.65 BSC |            |      |       | 0.0256 BSC | ;     |  |
| Н       | 7.65     | 7.80       | 7.90 | 0.301 | 0.307      | 0.311 |  |
| L       | 0.56     | 0.75       | 0.94 | 0.022 | 0.030      | 0.037 |  |
| Q1      | 0.74     | 0.78       | 0.82 | 0.029 | 0.031      | 0.032 |  |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram

Н

0-"8

DETAIL A

# Z i L 0 G 91

#### 8KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4808C | 48-pin SSOP 8K OTP | ZGP323LSS2808C | 28-pin SOIC 8K OTP |
| ZGP323LSP4008C | 40-pin PDIP 8K OTP | ZGP323LSH2008C | 20-pin SSOP 8K OTP |
| ZGP323LSH2808C | 28-pin SSOP 8K OTP | ZGP323LSP2008C | 20-pin PDIP 8K OTP |
| ZGP323LSP2808C | 28-pin PDIP 8K OTP | ZGP323LSS2008C | 20-pin SOIC 8K OTP |
|                |                    |                |                    |

#### 8KB Extended Temperature: -40° to +105°C

| Description        | Part Number                                                    | Description                                                                                               |
|--------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 48-pin SSOP 8K OTP | ZGP323LES2808C                                                 | 28-pin SOIC 8K OTP                                                                                        |
| 40-pin PDIP 8K OTP | ZGP323LEH2008C                                                 | 20-pin SSOP 8K OTP                                                                                        |
| 28-pin SSOP 8K OTP | ZGP323LEP2008C                                                 | 20-pin PDIP 8K OTP                                                                                        |
| 28-pin PDIP 8K OTP | ZGP323LES2008C                                                 | 20-pin SOIC 8K OTP                                                                                        |
|                    | 48-pin SSOP 8K OTP<br>40-pin PDIP 8K OTP<br>28-pin SSOP 8K OTP | 48-pin SSOP 8K OTP ZGP323LES2808C   40-pin PDIP 8K OTP ZGP323LEH2008C   28-pin SSOP 8K OTP ZGP323LEP2008C |

#### 8KB Automotive Temperature: -40° to +125°C

|                | •                  |                |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323LAH4808C | 48-pin SSOP 8K OTP | ZGP323LAS2808C | 28-pin SOIC 8K OTP |
| ZGP323LAP4008C | 40-pin PDIP 8K OTP | ZGP323LAH2008C | 20-pin SSOP 8K OTP |
| ZGP323LAH2808C | 28-pin SSOP 8K OTP | ZGP323LAP2008C | 20-pin PDIP 8K OTP |
| ZGP323LAP2808C | 28-pin PDIP 8K OTP | ZGP323LAS2008C | 20-pin SOIC 8K OTP |

Note: Replace C with G for Lead-Free Packaging

# Z i L 0 G 92

#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4804C | 48-pin SSOP 4K OTP | ZGP323LSS2804C | 28-pin SOIC 4K OTP |
| ZGP323LSP4004C | 40-pin PDIP 4K OTP | ZGP323LSH2004C | 20-pin SSOP 4K OTP |
| ZGP323LSH2804C | 28-pin SSOP 4K OTP | ZGP323LSP2004C | 20-pin PDIP 4K OTP |
| ZGP323LSP2804C | 28-pin PDIP 4K OTP | ZGP323LSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LEH4804C | 48-pin SSOP 4K OTP | ZGP323LES2804C | 28-pin SOIC 4K OTP |
| ZGP323LEP4004C | 40-pin PDIP 4K OTP | ZGP323LEH2004C | 20-pin SSOP 4K OTP |
| ZGP323LEH2804C | 28-pin SSOP 4K OTP | ZGP323LEP2004C | 20-pin PDIP 4K OTP |
| ZGP323LEP2804C | 28-pin PDIP 4K OTP | ZGP323LES2004C | 20-pin SOIC 4K OTP |

#### 4KB Automotive Temperature: -40° to +125°C

|                | •                  |                |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323LAH4804C | 48-pin SSOP 4K OTP | ZGP323LAS2804C | 28-pin SOIC 4K OTP |
| ZGP323LAP4004C | 40-pin PDIP 4K OTP | ZGP323LAH2004C | 20-pin SSOP 4K OTP |
| ZGP323LAH2804C | 28-pin SSOP 4K OTP | ZGP323LAP2004C | 20-pin PDIP 4K OTP |
| ZGP323LAP2804C | 28-pin PDIP 4K OTP | ZGP323LAS2004C | 20-pin SOIC 4K OTP |

#### Note: Replace C with G for Lead-Free Packaging

#### **Additional Components**

| Part Number    | Description         | Part Number    | Description        |
|----------------|---------------------|----------------|--------------------|
| ZGP323ICE01ZEM | Emulator/programmer | ZGP32300100ZPR | Programming System |