



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 20000                      |                                                           |
|----------------------------|-----------------------------------------------------------|
| Product Status             | Obsolete                                                  |
| Core Processor             | Z8                                                        |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 32                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 40-DIP (0.620", 15.75mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lep4008c |
|                            |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# List of Figures

| Figure 1.  | Functional Block Diagram                        | . 3 |
|------------|-------------------------------------------------|-----|
| Figure 2.  | Counter/Timers Diagram                          | . 4 |
| Figure 3.  | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 5 |
| Figure 4.  | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration   | . 6 |
| Figure 5.  | 40-Pin PDIP/CDIP* Pin Configuration             | . 7 |
| Figure 6.  | 48-Pin SSOP Pin Configuration                   | . 8 |
| Figure 7.  | Test Load Diagram                               | 10  |
| Figure 8.  | AC Timing Diagram                               | 14  |
| Figure 9.  | Port 0 Configuration                            | 17  |
| Figure 10. | Port 1 Configuration                            |     |
|            | Port 2 Configuration                            |     |
| Figure 12. | Port 3 Configuration                            | 20  |
|            | Port 3 Counter/Timer Output Configuration       |     |
| Figure 14. | Program Memory Map (32K OTP)                    | 24  |
| Figure 15. | Expanded Register File Architecture             | 26  |
| Figure 16. | Register Pointer                                | 27  |
| Figure 17. | Register Pointer—Detail                         | 29  |
| Figure 18. | Glitch Filter Circuitry                         | 38  |
| Figure 19. | Transmit Mode Flowchart                         | 39  |
| Figure 20. | 8-Bit Counter/Timer Circuits                    | 40  |
| Figure 21. | T8_OUT in Single-Pass Mode                      | 41  |
| Figure 22. | T8_OUT in Modulo-N Mode                         | 41  |
| Figure 23. | Demodulation Mode Count Capture Flowchart       | 42  |
| Figure 24. | Demodulation Mode Flowchart                     | 43  |
| Figure 25. | 16-Bit Counter/Timer Circuits                   | 44  |
| Figure 26. | T16_OUT in Single-Pass Mode                     | 45  |
| Figure 27. | T16_OUT in Modulo-N Mode                        | 45  |
| Figure 28. | Ping-Pong Mode Diagram                          | 47  |
| Figure 29. | Output Circuit                                  | 47  |
| Figure 30. | Interrupt Block Diagram                         | 49  |
| Figure 31. | Oscillator Configuration                        | 51  |
| Figure 32. | Port Configuration Register (PCON) (Write Only) | 53  |
| Figure 33. | STOP Mode Recovery Register                     | 55  |
| Figure 34. | SCLK Circuit                                    | 56  |



- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0–7 pull-up transistors
- EPROM Protection
- WDT enabled at POR
- **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$  ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$  ±50% at  $V_{CC}=2$  V.

## **General Description**

The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to registermapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of userselectable modes and two on-board comparators to process analog signals with separate reference voltages.

Note: All signals with an overline, "", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 2.

## Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



|       | i |    |                |      |           |
|-------|---|----|----------------|------|-----------|
|       |   |    | $\bigcirc$     | 40   |           |
| NC    |   | 1  |                | 48   | I NC      |
| P25   | С | 2  |                | 47   | I NC      |
| P26   |   | 3  |                | 46   | I P24     |
| P27   |   | 4  |                | 45   | P23       |
| P04   |   | 5  |                | 44   | P22       |
| N/C   |   | 6  |                | 43   | I P21     |
| P05   |   | 7  |                | 42   | I P20     |
| P06   |   | 8  |                | 41   | P03       |
| P14   |   | 9  |                | 40   | I P13     |
| P15   |   | 10 |                | 39   | I P12     |
| P07   |   | 11 | 40 Dia         | 38   | VSS       |
| VDD   |   | 12 | 48-Pin<br>SSOP | 37   | VSS       |
| VDD   |   | 13 | 330F           | 36   | N/C       |
| N/C   |   | 14 |                | 35   | P02       |
| P16   |   | 15 |                | 34   | I P11     |
| P17   |   | 16 |                | 33 = | I P10     |
| XTAL2 |   | 17 |                | 32   | P01       |
| XTAL1 |   | 18 |                | 31   | I P00     |
| P31   |   | 19 |                | 30   | N/C       |
| P32   |   | 20 |                | 29   | PREF1/P30 |
| P33   |   | 21 |                | 28   | P36       |
| P34   |   | 22 |                | 27   | I P37     |
| NC    |   | 23 |                | 26   | I P35     |
| VSS   |   | 24 |                | 25   | RESET     |

Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP/CDIP* # | 48-Pin SSOP # | Symbol |
|---------------------|---------------|--------|
| 26                  | 31            | P00    |
| 27                  | 32            | P01    |
| 30                  | 35            | P02    |
| 34                  | 41            | P03    |
| 5                   | 5             | P04    |
| 6                   | 7             | P05    |
| 7                   | 8             | P06    |
| 10                  | 11            | P07    |
| 28                  | 33            | P10    |
| 29                  | 34            | P11    |
| 32                  | 39            | P12    |

|                  |                             |                 | T <sub>A</sub> = 0° | C to + | 70°C |       |                                                           |       |
|------------------|-----------------------------|-----------------|---------------------|--------|------|-------|-----------------------------------------------------------|-------|
| Symbol           | Parameter                   | V <sub>CC</sub> | Min                 | Тур    | Max  | Units | Conditions                                                | Notes |
| I <sub>CC1</sub> | Standby Current             | 2.0             |                     |        | 3    | mA    | $V_{IN} = 0V, V_{CC}$ at 8.0MHz                           | 1, 2  |
|                  | (HALT Mode)                 | 3.6             |                     |        | 5    |       | Same as above                                             | 1, 2  |
|                  |                             | 2.0             |                     |        | 2    |       | Clock Divide-by-16 at 8.0MHz                              | 1, 2  |
|                  |                             | 3.6             |                     |        | 4    |       | Same as above                                             | 1, 2  |
| I <sub>CC2</sub> | Standby Current (Stop       | 2.0             |                     |        | 8    | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3     |
|                  | Mode)                       | 3.6             |                     |        | 10   | μA    | Same as above                                             | 3     |
|                  |                             | 2.0             |                     |        | 500  | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is Running     | 3     |
|                  |                             | 3.6             |                     |        | 800  | μA    | Same as above                                             | 3     |
| I <sub>LV</sub>  | Standby Current             |                 |                     |        | 10   | μΑ    | Measured at 1.3V                                          | 4     |
|                  | (Low Voltage)               |                 |                     |        |      |       |                                                           |       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage |                 |                     |        | 2.0  | V     | 8MHz maximum                                              |       |
| 20               | Protection                  |                 |                     |        |      |       | Ext. CLK Freq.                                            |       |
| V <sub>LVD</sub> | Vcc Low Voltage             |                 |                     | 2.4    |      | V     |                                                           |       |
| 212              | Detection                   |                 |                     |        |      |       |                                                           |       |
| V <sub>HVD</sub> | Vcc High Voltage            |                 |                     | 2.7    |      | V     |                                                           |       |
|                  | Detection                   |                 |                     |        |      |       |                                                           |       |
| Notos:           |                             |                 |                     |        |      |       |                                                           |       |

#### Table 8. DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit. 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to the  $V_{DD}$  and  $V_{SS}$  pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.



## **Pin Functions**

## XTAL1 Crystal 1 (Time-Based Input)

This pin connects a parallel-resonant crystal or ceramic resonator to the on-chip oscillator input. Additionally, an optional external single-phase clock can be coded to the on-chip oscillator input.

## XTAL2 Crystal 2 (Time-Based Output)

This pin connects a parallel-resonant crystal or ceramic resonant to the on-chip oscillator output.

#### Port 0 (P07-P00)

Port 0 is an 8-bit, bidirectional, CMOS-compatible port. These eight I/O lines are configured under software control as a nibble I/O port. The output drivers are push-pull or open-drain controlled by bit D2 in the PCON register.

If one or both nibbles are needed for I/O operation, they must be configured by writing to the Port 0 mode register. After a hardware reset, Port 0 is configured as an input port.

An optional pull-up transistor is available as a mask option on all Port 0 bits with nibble select.

**Notes:** Internal pull-ups are disabled on any given pin or group of port pins when programmed into output mode.

The Port 0 direction is reset to be input following an SMR.



#### **Comparator Inputs**

In analog mode, P31 and P32 have a comparator front end. The comparator reference is supplied to P33 and Pref1. In this mode, the P33 internal data latch and its corresponding IRQ1 are diverted to the SMR sources (excluding P31, P32, and P33) as indicated in Figure 12 on page 20. In digital mode, P33 is used as D3 of the Port 3 input register, which then generates IRQ1.



**Note:** Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery source, these inputs must be placed into digital mode.

#### **Comparator Outputs**

These channels can be programmed to be output on P34 and P37 through the PCON register.

## **RESET (Input, Active Low)**

Reset initializes the MCU and is accomplished either through Power-On, Watch-Dog Timer, Stop Mode Recovery, Low-Voltage detection, or external reset. During Power-On Reset and Watch-Dog Timer Reset, the internally generated reset drives the reset pin Low for the POR time. Any devices driving the external reset line must be open-drain to avoid damage from a possible conflict during reset conditions. Pull-up is provided internally.

When the Z8  $GP^{TM}$  asserts (Low) the RESET pin, the internal pull-up is disabled. The Z8  $GP^{TM}$  does not assert the RESET pin when under VBO.



**Note:** The external Reset does not initiate an exit from STOP mode.

## **Functional Description**

This device incorporates special functions to enhance the Z8<sup>®</sup>, functionality in consumer and battery-operated applications.

#### **Program Memory**

This device addresses up to 32KB of OTP memory. The first 12 Bytes are reserved for interrupt vectors. These locations contain the six 16-bit vectors that correspond to the six available interrupts.

#### RAM

This device features 256B of RAM. See Figure 14.

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| Z8 <sup>®</sup> Standard (                                                                    | Control Registers              | Reset Condition                                |
|-----------------------------------------------------------------------------------------------|--------------------------------|------------------------------------------------|
|                                                                                               | Expanded Reg. Bank 0/Group 15* | * D7 D6 D5 D4 D3 D2 D1 D0                      |
|                                                                                               |                                |                                                |
|                                                                                               | FF SPL                         |                                                |
|                                                                                               | FE SPH                         | U U U U U U U U                                |
| Register Pointer                                                                              | FD RP                          | 0 0 0 0 0 0 0                                  |
| 7 6 5 4 3 2 1 0                                                                               | FC FLAGS                       | U U U U U U U U                                |
|                                                                                               | FB IMR                         | U U U U U U U U                                |
| Working Register Expanded Register                                                            | er FA IRQ                      | 0 0 0 0 0 0 0 0                                |
| Group Pointer Bank Pointer                                                                    | F9 IPR                         | U U U U U U U U                                |
|                                                                                               | F8 P01M                        | 1 1 0 0 1 1 1 1                                |
|                                                                                               | * F7 P3M                       | 00000000                                       |
|                                                                                               | * F6 P2M                       | 1 1 1 1 1 1 1 1                                |
|                                                                                               | F5 Reserved                    | U U U U U U U U                                |
|                                                                                               | F4 Reserved                    | U U U U U U U U                                |
|                                                                                               | F3 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| Register File (Bank 0)** /                                                                    | F2 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| FF<br>F0                                                                                      | F1 Reserved                    | $\cup \cup \cup \cup \cup \cup \cup \cup \cup$ |
| F0                                                                                            | F0 Reserved                    | U U U U U U U U                                |
|                                                                                               | Expanded Reg. Bank F/Group 0** |                                                |
|                                                                                               | (F) OF WDTMR                   | UU001101                                       |
|                                                                                               | (F) 0E Reserved                |                                                |
|                                                                                               | * (F) 0D SMR2                  | 0 0 0 0 0 0 0 0                                |
|                                                                                               | (F) 0C Reserved                |                                                |
| 7F                                                                                            | ↑ (F) 0B SMR                   | U 0 1 0 0 0 U 0                                |
| /F                                                                                            | (F) 0A Reserved                |                                                |
|                                                                                               | (F) 09 Reserved                |                                                |
|                                                                                               | (F) 08 Reserved                |                                                |
|                                                                                               | (F) 07 Reserved                |                                                |
|                                                                                               | (F) 06 Reserved                |                                                |
|                                                                                               | (F) 05 Reserved                |                                                |
| ₀₅ ┝━━━━━━┓┛┙                                                                                 | (F) 04 Reserved                |                                                |
|                                                                                               | (F) 03 Reserved                |                                                |
|                                                                                               | (F) 02 Reserved                |                                                |
|                                                                                               | (F) 01 Reserved                |                                                |
| Expanded Reg. Bank 0/Group (0)                                                                | (F) 00 PCON                    | 1 1 1 1 1 1 1 0                                |
| (0) 03 P3 0 U                                                                                 | Expanded Reg. Bank D/Group 0   |                                                |
|                                                                                               | (D) 0C LVD                     | $\cup \cup \cup \cup \cup \cup \cup 0$         |
| (0) 02 P2 U                                                                                   | * (D) 0B HI8                   | 000000000                                      |
| * (0) 01 P1 U                                                                                 | * (D) 0A LO8                   | 000000000                                      |
|                                                                                               | * (D) 09 HI16                  | 0 0 0 0 0 0 0 0                                |
| (0) 00 P0 U                                                                                   | * (D) 08 LO16                  | 0 0 0 0 0 0 0 0                                |
| U = Unknown                                                                                   | * (D) 07 TC16H                 | 0 0 0 0 0 0 0 0                                |
| * Is not reset with a Stop-Mode Recovery                                                      | * (D) 06 TC16L                 | 0 0 0 0 0 0 0                                  |
| ** All addresses are in hexadecimal                                                           | * (D) 05 TC8H                  | 0 0 0 0 0 0 0                                  |
| ↑ Is not reset with a Stop-Mode Recovery, except Bit 0                                        | * (D) 04 TC8L                  | 0 0 0 0 0 0 0 0                                |
| ↑↑ Bit 5 Is not reset with a Stop-Mode Recovery                                               | 1↑ (D) 03 CTR3                 | 0 0 0 1 1 1 1 1                                |
| ↑↑↑ Bits 5,4,3,2 not reset with a Stop-Mode Recovery                                          | ↑↑↑ (D) 02 CTR2                | 0 0 0 0 0 0 0 0                                |
| ↑↑↑↑ Bits 5 and 4 not reset with a Stop-Mode Recovery                                         | ^^↑↑↑ (D) 01 CTR1              | 0 0 0 0 0 0 0                                  |
| $\uparrow\uparrow\uparrow\uparrow\uparrow$ Bits 5,4,3,2,1 not reset with a Stop-Mode Recovery | ↑↑↑↑↑ (D) 00 CTR0              | 000000000                                      |
|                                                                                               |                                | -                                              |

#### Figure 15. Expanded Register File Architecture

| Field             | Bit Position |     | Value | Description            |
|-------------------|--------------|-----|-------|------------------------|
| Transmit_Submode/ | 32           | R/W |       | Transmit Mode          |
| Glitch_Filter     |              |     | 00*   | Normal Operation       |
|                   |              |     | 01    | Ping-Pong Mode         |
|                   |              |     | 10    | T16_Out = 0            |
|                   |              |     | 11    | T16_Out = 1            |
|                   |              |     |       | Demodulation Mode      |
|                   |              |     | 00*   | No Filter              |
|                   |              |     | 01    | 4 SCLK Cycle           |
|                   |              |     | 10    | 8 SCLK Cycle           |
|                   |              |     | 11    | Reserved               |
| Initial_T8_Out/   | 1-           |     |       | Transmit Mode          |
| Rising Edge       |              | R/W | 0*    | T8_OUT is 0 Initially  |
|                   |              |     | 1     | T8_OUT is 1 Initially  |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Rising Edge         |
|                   |              |     | 1     | Rising Edge Detected   |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |
| Initial_T16_Out/  | 0            |     |       | Transmit Mode          |
| Falling_Edge      |              | R/W | 0*    | T16_OUT is 0 Initially |
|                   |              |     | 1     | T16_OUT is 1 Initially |
|                   |              |     |       | Demodulation Mode      |
|                   |              | R   | 0*    | No Falling Edge        |
|                   |              |     | 1     | Falling Edge Detected  |
|                   |              | W   | 0     | No Effect              |
|                   |              |     | 1     | Reset Flag to 0        |

#### Table 13. CTR1(0D)01H T8 and T16 Common Functions (Continued)

#### Note:

\*Default at Power-On Reset.

\*\*Default at Power-On Reset.Not reset with Stop Mode recovery.

#### Mode

If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode.

#### P36\_Out/Demodulator\_Input

In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16.

In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31.

If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input.

#### T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

#### Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

#### Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

#### CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 14 lists and briefly describes the fields for this register.

#### Table 15. CTR3 (D)03H: T8/T16 Control Register (Continued)

| Field    | Bit Position |   | Value | Description        |
|----------|--------------|---|-------|--------------------|
| Reserved | 43210        | R | 1     | Always reads 11111 |
|          |              | W | х     | No Effect          |

Note: \*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with Stop Mode recovery.

## **Counter/Timer Functional Blocks**

#### Input Circuit

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5– D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18).



#### Figure 18. Glitch Filter Circuitry

#### **T8 Transmit Mode**

Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19.



When T8 is enabled, the output T8\_OUT switches to the initial value (CTR1, D1). If the initial value (CTR1, D1) is 0, TC8L is loaded; otherwise, TC8H is loaded into the counter. In SINGLE-PASS Mode (CTR0, D6), T8 counts down to 0 and stops, T8\_OUT toggles, the timeout status bit (CTR0, D5) is set, and a timeout interrupt can be generated if it is enabled (CTR0, D1). In Modulo-N Mode, upon reaching terminal count, T8\_OUT is toggled, but no interrupt is generated. From that point, T8 loads a new count (if the T8\_OUT level now is 0), TC8L is loaded; if it is 1, TC8H is loaded. T8 counts down to 0, toggles T8\_OUT, and sets the timeout status bit (CTR0, D5), thereby generating an interrupt if enabled (CTR0, D1). One cycle is thus completed. T8 then loads from TC8H or TC8L according to the T8\_OUT level and repeats the cycle. See Figure 20.



Figure 20. 8-Bit Counter/Timer Circuits

You can modify the values in TC8H or TC8L at any time. The new values take effect when they are loaded.

Ca

**Caution:** To ensure known operation do not write these registers at the time the values are to be loaded into the counter/timer. *An initial count of 1 is not allowed (a non-function occurs).* An initial count of 0 causes TC8 to count from 0 to FFH to FEH.





Figure 28. Ping-Pong Mode Diagram

#### Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.



| Name | Source               | Vector Location | Comments                                       |
|------|----------------------|-----------------|------------------------------------------------|
| IRQ0 | P32                  | 0,1             | External (P32), Rising, Falling Edge Triggered |
| IRQ1 | P33                  | 2,3             | External (P33), Falling Edge Triggered         |
| IRQ2 | P31, T <sub>IN</sub> | 4,5             | External (P31), Rising, Falling Edge Triggered |
| IRQ3 | T16                  | 6,7             | Internal                                       |
| IRQ4 | Т8                   | 8,9             | Internal                                       |
| IRQ5 | LVD                  | 10,11           | Internal                                       |

#### Table 16. Interrupt Types, Sources, and Vectors

When more than one interrupt is pending, priorities are resolved by a programmable priority encoder controlled by the Interrupt Priority Register. An interrupt machine cycle activates when an interrupt request is granted. As a result, all subsequent interrupts are disabled, and the Program Counter and Status Flags are saved. The cycle then branches to the program memory vector location reserved for that interrupt. All Z8 GP<sup>TM</sup> OTP MCU Family interrupts are vectored through locations in the program memory. This memory location and the next byte contain the 16-bit address of the interrupt service routine for that particular interrupt request. To accommodate polled interrupt systems, interrupt inputs are masked, and the Interrupt Request register is polled to determine which of the interrupt requests require service.

An interrupt resulting from AN1 is mapped into IRQ2, and an interrupt from AN2 is mapped into IRQ0. Interrupts IRQ2 and IRQ0 can be rising, falling, or both edge triggered. These interrupts are programmable by the user. The software can poll to identify the state of the pin.

Programming bits for the Interrupt Edge Select are located in the IRQ Register (R250), bits D7 and D6. The configuration is indicated in Table 17.

| IRQ                                     |   | Interrupt Edge |            |  |  |  |
|-----------------------------------------|---|----------------|------------|--|--|--|
| D7 D6                                   |   | IRQ2 (P31)     | IRQ0 (P32) |  |  |  |
| 0                                       | 0 | F              | F          |  |  |  |
| 0                                       | 1 | F              | R          |  |  |  |
| 1                                       | 0 | R              | F          |  |  |  |
| 1                                       | 1 | R/F R/F        |            |  |  |  |
| Note: F = Falling Edge; R = Rising Edge |   |                |            |  |  |  |

#### Table 17. IRQ Register







#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

#### Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| -              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23–P20           |
|                |              |   | 010              | C. NAND of P27–P20           |
|                |              |   | 011              | D. NOR of P33–P31            |
|                |              |   | 100              | E. NAND of P33–P31           |
|                |              |   | 101              | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset



#### Low-Voltage Detection Register—LVD(D)0Ch

**Note:** Voltage detection does not work at Stop mode. It must be disabled during Stop mode in order to reduce current.

| Field    | Bit Position |     |         | Description                    |
|----------|--------------|-----|---------|--------------------------------|
| LVD      | 76543        |     |         | Reserved<br>No Effect          |
|          | 2            | R   | 1<br>0* | HVD flag set<br>HVD flag reset |
|          | 1-           | R   | 1<br>0* | LVD flag set<br>LVD flag reset |
|          | 0            | R/W | 1<br>0* | Enable VD<br>Disable VD        |
| *Default | after POR    |     |         |                                |

**Note:** Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag.

#### **Voltage Detection and Flags**

The Voltage Detection register (LVD, register 0CH at the expanded register bank 0Dh) offers an option of monitoring the V<sub>CC</sub> voltage. The Voltage Detection is enabled when bit 0 of LVD register is set. Once Voltage Detection is enabled, the the V<sub>CC</sub> level is monitored in real time. The flags in the LVD register valid 20uS after Voltage Detection is enabled. The HVD flag (bit 2 of the LVD register) is set only if V<sub>CC</sub> is higher than V<sub>HVD</sub>. The LVD flag (bit 1 of the LVD register) is set only if V<sub>CC</sub> is lower than the V<sub>LVD</sub>. When Voltage Detection is enabled, the LVD flag also triggers IRQ5. The IRQ bit 5 latches the low voltage condition until it is cleared by instructions or reset. The IRQ5 interrupt is served if it is enabled in the IMR register. Otherwise, bit 5 of IRQ register is latched as a flag only.

**Notes:** If it is necessary to receive an LVD interrupt upon power-up at an operating voltage lower than the low battery detect threshold, enable interrupts using the Enable Interrupt instruction (EI) prior to enabling the voltage detection.



#### R248 P01M(F8H)



\* Default setting after reset; only P00, P01 and P07 are available in 20-pin configurations.

Figure 50. Port 0 and 1 Mode Register (F8H: Write Only)

Z8 GP<sup>™</sup> OTP MCU Family Product Specification





| SYMBOL | MILLIMETER |          | INCH |            |       |       |
|--------|------------|----------|------|------------|-------|-------|
|        | MIN        | NOM      | MAX  | MIN        | NOM   | MAX   |
| A      | 1.73       | 1.85     | 1.98 | 0.068      | 0.073 | 0.078 |
| A1     | 0.05       | 0.13     | 0.21 | 0.002      | 0.005 | 0.008 |
| A2     | 1.68       | 1.73     | 1.83 | 0.066      | 0.068 | 0.072 |
| В      | 0.25       | 0.30     | 0.38 | 0.010      | 0.012 | 0.015 |
| С      | 0.13       | 0.15     | 0.22 | 0.005      | 0.006 | 0.009 |
| D      | 7.07       | 7.20     | 7.33 | 0.278      | 0.283 | 0.289 |
| E      | 5.20       | 5.30     | 5.38 | 0.205      | 0.209 | 0.212 |
| e      |            | 0.65 BSC |      | 0.0256 BSC |       |       |
| Н      | 7.65       | 7.80     | 7.90 | 0.301      | 0.307 | 0.311 |
| L      | 0.56       | 0.75     | 0.94 | 0.022      | 0.030 | 0.037 |
| Q1     | 0.74       | 0.78     | 0.82 | 0.029      | 0.031 | 0.032 |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.

Figure 61. 20-Pin SSOP Package Diagram

Н

0-8

DETAIL A



## **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323LSH4832C | 48-pin SSOP 32K OTP | ZGP323LSS2832C | 28-pin SOIC 32K OTP |
| ZGP323LSP4032C | 40-pin PDIP 32K OTP | ZGP323LSH2032C | 20-pin SSOP 32K OTP |
| ZGP323LSH2832C | 28-pin SSOP 32K OTP | ZGP323LSP2032C | 20-pin PDIP 32K OTP |
| ZGP323LSP2832C | 28-pin PDIP 32K OTP | ZGP323LSS2032C | 20-pin SOIC 32K OTP |
| ZGP323LSK2032E | 20-pin CDIP 32K OTP | ZGP323LSK4032E | 40-pin CDIP 32K OTP |
|                |                     | ZGP323LSK2832E | 28-pin CDIP 32K OTP |
|                |                     |                |                     |

## 32KB Extended Temperature: -40° to +105°C

| Part Number    | Description         | Part Number    | Description         |
|----------------|---------------------|----------------|---------------------|
| ZGP323LEH4832C | 48-pin SSOP 32K OTP | ZGP323LES2832C | 28-pin SOIC 32K OTP |
| ZGP323LEP4032C | 40-pin PDIP 32K OTP | ZGP323LEH2032C | 20-pin SSOP 32K OTP |
| ZGP323LEH2832C | 28-pin SSOP 32K OTP | ZGP323LEP2032C | 20-pin PDIP 32K OTP |
| ZGP323LEP2832C | 28-pin PDIP 32K OTP | ZGP323LES2032C | 20-pin SOIC 32K OTP |

#### 32KB Automotive Temperature: -40° to +125°C

|                                                | •                   | 1              |                     |
|------------------------------------------------|---------------------|----------------|---------------------|
| Part Number                                    | Description         | Part Number    | Description         |
| ZGP323LAH4832C                                 | 48-pin SSOP 32K OTP | ZGP323LAS2832C | 28-pin SOIC 32K OTP |
| ZGP323LAP4032C                                 | 40-pin PDIP 32K OTP | ZGP323LAH2032C | 20-pin SSOP 32K OTP |
| ZGP323LAH2832C                                 | 28-pin SSOP 32K OTP | ZGP323LAP2032C | 20-pin PDIP 32K OTP |
| ZGP323LAP2832C                                 | 28-pin PDIP 32K OTP | ZGP323LAS2032C | 20-pin SOIC 32K OTP |
|                                                |                     |                |                     |
| Note: Replace C with G for Lead-Free Packaging |                     |                |                     |

# Z i L 0 G 92

#### 4KB Standard Temperature: 0° to +70°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LSH4804C | 48-pin SSOP 4K OTP | ZGP323LSS2804C | 28-pin SOIC 4K OTP |
| ZGP323LSP4004C | 40-pin PDIP 4K OTP | ZGP323LSH2004C | 20-pin SSOP 4K OTP |
| ZGP323LSH2804C | 28-pin SSOP 4K OTP | ZGP323LSP2004C | 20-pin PDIP 4K OTP |
| ZGP323LSP2804C | 28-pin PDIP 4K OTP | ZGP323LSS2004C | 20-pin SOIC 4K OTP |

#### 4KB Extended Temperature: -40° to +105°C

| Part Number    | Description        | Part Number    | Description        |
|----------------|--------------------|----------------|--------------------|
| ZGP323LEH4804C | 48-pin SSOP 4K OTP | ZGP323LES2804C | 28-pin SOIC 4K OTP |
| ZGP323LEP4004C | 40-pin PDIP 4K OTP | ZGP323LEH2004C | 20-pin SSOP 4K OTP |
| ZGP323LEH2804C | 28-pin SSOP 4K OTP | ZGP323LEP2004C | 20-pin PDIP 4K OTP |
| ZGP323LEP2804C | 28-pin PDIP 4K OTP | ZGP323LES2004C | 20-pin SOIC 4K OTP |

#### 4KB Automotive Temperature: -40° to +125°C

|                | •                  |                |                    |
|----------------|--------------------|----------------|--------------------|
| Part Number    | Description        | Part Number    | Description        |
| ZGP323LAH4804C | 48-pin SSOP 4K OTP | ZGP323LAS2804C | 28-pin SOIC 4K OTP |
| ZGP323LAP4004C | 40-pin PDIP 4K OTP | ZGP323LAH2004C | 20-pin SSOP 4K OTP |
| ZGP323LAH2804C | 28-pin SSOP 4K OTP | ZGP323LAP2004C | 20-pin PDIP 4K OTP |
| ZGP323LAP2804C | 28-pin PDIP 4K OTP | ZGP323LAS2004C | 20-pin SOIC 4K OTP |

#### Note: Replace C with G for Lead-Free Packaging

#### **Additional Components**

| Part Number    | Description         | Part Number    | Description        |
|----------------|---------------------|----------------|--------------------|
| ZGP323ICE01ZEM | Emulator/programmer | ZGP32300100ZPR | Programming System |

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



## Μ

memory, program 23 modulo-N mode T16\_OUT 45 T8\_OUT 41

## 0

oscillator configuration 51 output circuit, counter/timer 47

## Ρ

package information 20-pin DIP package diagram 81 20-pin SSOP package diagram 82 28-pin DIP package diagram 85 28-pin SOIC package diagram 84 28-pin SSOP package diagram 86 40-pin DIP package diagram 87 48-pin SSOP package diagram 88 pin configuration 20-pin DIP/SOIC/SSOP 5 28-pin DIP/SOIC/SSOP 6 40- and 48-pin 8 40-pin DIP 7 48-pin SSOP 8 pin functions port 0 (P07 - P00) 16 port 0 (P17 - P10) 17 port 0 configuration 17 port 1 configuration 18 port 2 (P27 - P20) 18 port 2 (P37 - P30) 19 port 2 configuration 19 port 3 configuration 20 port 3 counter/timer configuration 22 reset) 23 XTAL1 (time-based input 16 XTAL2 (time-based output) 16 ping-pong mode 46 port 0 configuration 17 port 0 pin function 16

port 1 configuration 18 port 1 pin function 17 port 2 configuration 19 port 2 pin function 18 port 3 configuration 20 port 3 pin function 19 port 3counter/timer configuration 22 port configuration register 53 power connections 3 power supply 5 precharacterization product 95 program memory 23 map 24

## R

ratings, absolute maximum 10 register 59 CTR(D)01h 33 CTR0(D)00h 31 CTR2(D)02h 35 CTR3(D)03h 37 flag 78 HI16(D)09h 30 HI8(D)0Bh 30 interrupt priority 76 interrupt request 77 interruptmask 77 L016(D)08h 30 L08(D)0Ah 30 LVD(D)0Ch 63 pointer 78 port 0 and 1 75 port 2 configuration 73 port 3 mode 74 port configuration 53, 73 SMR2(F)0Dh 38 stack pointer high 79 stack pointer low 79 stop mode recovery 55 stop mode recovery 2 59 stop-mode recovery 71 stop-mode recovery 2 72 T16 control 67