# E·XFL

#### Zilog - ZGP323LES2016C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                      |
|----------------------------|---------------------------------------------------------------|
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 16                                                            |
| Program Memory Size        | 16KB (16K x 8)                                                |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323les2016c00tr |
|                            |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



## **Table of Contents**

| Development Features 1                                                                                                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| General Description                                                                                                                                                                                                      |
| Pin Description                                                                                                                                                                                                          |
| Absolute Maximum Ratings 10                                                                                                                                                                                              |
| Standard Test Conditions 10                                                                                                                                                                                              |
| DC Characteristics                                                                                                                                                                                                       |
| AC Characteristics                                                                                                                                                                                                       |
| Pin Functions 16   XTAL1 Crystal 1 (Time-Based Input) 16   XTAL2 Crystal 2 (Time-Based Output) 16   Port 0 (P07–P00) 16   Port 1 (P17–P10) 17   Port 2 (P27–P20) 18   Port 3 (P37–P30) 19   RESET (Input, Active Low) 23 |
| Functional Description23Program Memory23RAM23Expanded Register File24Register File28Stack29Timers30Counter/Timer Functional Blocks38                                                                                     |
| Expanded Register File Control Registers (0D) 64                                                                                                                                                                         |
| Expanded Register File Control Registers (0F) 69                                                                                                                                                                         |
| Standard Control Registers 73                                                                                                                                                                                            |
| Package Information                                                                                                                                                                                                      |
| Ordering Information                                                                                                                                                                                                     |
| Precharacterization Product                                                                                                                                                                                              |



- Port 1: 0–3 pull-up transistors
- Port 1: 4–7 pull-up transistors
- Port 2: 0–7 pull-up transistors
- EPROM Protection
- WDT enabled at POR
- **Note:** The mask option pull-up transistor has a *typical* equivalent resistance of 200 K $\Omega$  ±50% at V<sub>CC</sub>=3 V and 450 K $\Omega$  ±50% at  $V_{CC}=2$  V.

### **General Description**

The Z8 GP<sup>TM</sup> OTP MCU Family is an OTP-based member of the MCU family of infrared microcontrollers. With 237B of general-purpose RAM and up to 32KB of OTP, ZiLOG<sup>®</sup>'s CMOS microcontrollers offer fast-executing, efficient use of memory, sophisticated interrupts, input/output bit manipulation capabilities, automated pulse generation/reception, and internal key-scan pull-up transistors.

The Z8 GP<sup>TM</sup> OTP MCU Family architecture (Figure 1) is based on ZiLOG's 8-bit microcontroller core with an Expanded Register File allowing access to registermapped peripherals, input/output (I/O) circuits, and powerful counter/timer circuitry. The Z8<sup>®</sup> offers a flexible I/O scheme, an efficient register and address space structure, and a number of ancillary features that are useful in many consumer, automotive, computer peripheral, and battery-operated hand-held applications.

There are three basic address spaces available to support a wide range of configurations: Program Memory, Register File and Expanded Register File. The register file is composed of 256 Bytes (B) of RAM. It includes 4 I/O port registers, 16 control and status registers, and 236 general-purpose registers. The Expanded Register File consists of two additional register groups (F and D).

To unburden the program from coping with such real-time problems as generating complex waveforms or receiving and demodulating complex waveform/pulses, the Z8 GP OTP MCU offers a new intelligent counter/timer architecture with 8-bit and 16-bit counter/timers (see Figure 2). Also included are a large number of userselectable modes and two on-board comparators to process analog signals with separate reference voltages.

**Note:** All signals with an overline, "", are active Low. For example,  $B/\overline{W}$ , in which WORD is active Low, and  $\overline{B}/W$ , in which BYTE is active Low.

Power connections use the conventional descriptions listed in Table 2.

## Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



#### Table 2. Power Connections

| Connection | Circuit         | Device          |  |
|------------|-----------------|-----------------|--|
| Power      | V <sub>CC</sub> | V <sub>DD</sub> |  |
| Ground     | GND             | V <sub>SS</sub> |  |



Note: Refer to the specific package for available pins.

#### Figure 1. Functional Block Diagram

## Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



|       | i |    |                |      |           |
|-------|---|----|----------------|------|-----------|
|       |   |    | $\bigcirc$     | 40   |           |
| NC    |   | 1  |                | 48   | I NC      |
| P25   | С | 2  |                | 47   | I NC      |
| P26   |   | 3  |                | 46   | I P24     |
| P27   |   | 4  |                | 45   | P23       |
| P04   |   | 5  |                | 44   | P22       |
| N/C   |   | 6  |                | 43   | I P21     |
| P05   |   | 7  |                | 42   | I P20     |
| P06   |   | 8  |                | 41   | P03       |
| P14   |   | 9  |                | 40   | I P13     |
| P15   |   | 10 |                | 39   | I P12     |
| P07   |   | 11 | 40 Dia         | 38   | VSS       |
| VDD   |   | 12 | 48-Pin<br>SSOP | 37   | VSS       |
| VDD   |   | 13 | 330F           | 36   | N/C       |
| N/C   |   | 14 |                | 35   | P02       |
| P16   |   | 15 |                | 34   | I P11     |
| P17   |   | 16 |                | 33 = | I P10     |
| XTAL2 |   | 17 |                | 32   | P01       |
| XTAL1 |   | 18 |                | 31   | I P00     |
| P31   |   | 19 |                | 30   | N/C       |
| P32   |   | 20 |                | 29   | PREF1/P30 |
| P33   |   | 21 |                | 28   | P36       |
| P34   |   | 22 |                | 27   | I P37     |
| NC    |   | 23 |                | 26   | I P35     |
| VSS   |   | 24 |                | 25   | RESET     |

Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP/CDIP* # | 48-Pin SSOP # | Symbol |
|---------------------|---------------|--------|
| 26                  | 31            | P00    |
| 27                  | 32            | P01    |
| 30                  | 35            | P02    |
| 34                  | 41            | P03    |
| 5                   | 5             | P04    |
| 6                   | 7             | P05    |
| 7                   | 8             | P06    |
| 10                  | 11            | P07    |
| 28                  | 33            | P10    |
| 29                  | 34            | P11    |
| 32                  | 39            | P12    |

## Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| 40-Pin PDIP/CDIP* # | 48-Pin SSOP # | Symbol          |
|---------------------|---------------|-----------------|
| 33                  | 40            | P13             |
| 8                   | 9             | P14             |
| 9                   | 10            | P15             |
| 12                  | 15            | P16             |
| 13                  | 16            | P17             |
| 35                  | 42            | P20             |
| 36                  | 43            | P21             |
| 37                  | 44            | P22             |
| 38                  | 45            | P23             |
| 39                  | 46            | P24             |
| 2                   | 2             | P25             |
| 3                   | 3             | P26             |
| 4                   | 4             | P27             |
| 16                  | 19            | P31             |
| 17                  | 20            | P32             |
| 18                  | 21            | P33             |
| 19                  | 22            | P34             |
| 22                  | 26            | P35             |
| 24                  | 28            | P36             |
| 23                  | 27            | P37             |
| 20                  | 23            | NC              |
| 40                  | 47            | NC              |
| 1                   | 1             | NC              |
| 21                  | 25            | RESET           |
| 15                  | 18            | XTAL1           |
| 14                  | 17            | XTAL2           |
| 11                  | 12, 13        | V <sub>DD</sub> |
| 31                  | 24, 37, 38    | V <sub>SS</sub> |
| 25                  | 29            | Pref1/P30       |
|                     | 48            | NC              |
|                     |               |                 |

#### Table 5. 40- and 48-Pin Configuration (Continued)

12

| $T_A = 0^{\circ}C$ to $+70^{\circ}C$ |                             |                 |     |     |     |       |                                                           |       |
|--------------------------------------|-----------------------------|-----------------|-----|-----|-----|-------|-----------------------------------------------------------|-------|
| Symbol                               | Parameter                   | V <sub>CC</sub> | Min | Тур | Max | Units | Conditions                                                | Notes |
| I <sub>CC1</sub>                     | Standby Current             | 2.0             |     |     | 3   | mA    | $V_{IN} = 0V, V_{CC}$ at 8.0MHz                           | 1, 2  |
|                                      | (HALT Mode)                 | 3.6             |     |     | 5   |       | Same as above                                             | 1, 2  |
|                                      |                             | 2.0             |     |     | 2   |       | Clock Divide-by-16 at 8.0MHz                              | 1, 2  |
|                                      |                             | 3.6             |     |     | 4   |       | Same as above                                             | 1, 2  |
| I <sub>CC2</sub>                     | Standby Current (Stop       | 2.0             |     |     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3     |
|                                      | Mode)                       | 3.6             |     |     | 10  | μA    | Same as above                                             | 3     |
|                                      |                             | 2.0             |     |     | 500 | μΑ    | $V_{IN} = 0 V, V_{CC} WDT$ is Running                     | 3     |
|                                      |                             | 3.6             |     |     | 800 | μA    | Same as above                                             | 3     |
| I <sub>LV</sub>                      | Standby Current             |                 |     |     | 10  | μΑ    | Measured at 1.3V                                          | 4     |
|                                      | (Low Voltage)               |                 |     |     |     |       |                                                           |       |
| V <sub>BO</sub>                      | V <sub>CC</sub> Low Voltage |                 |     |     | 2.0 | V     | 8MHz maximum                                              |       |
| 20                                   | Protection                  |                 |     |     |     |       | Ext. CLK Freq.                                            |       |
| V <sub>LVD</sub>                     | Vcc Low Voltage             |                 |     | 2.4 |     | V     |                                                           |       |
| 212                                  | Detection                   |                 |     |     |     |       |                                                           |       |
| V <sub>HVD</sub>                     | Vcc High Voltage            |                 |     | 2.7 |     | V     |                                                           |       |
|                                      | Detection                   |                 |     |     |     |       |                                                           |       |
| Notos:                               |                             |                 |     |     |     |       |                                                           |       |

#### Table 8. DC Characteristics (Continued)

#### Notes:

1. All outputs unloaded, inputs at rail.

2. CL1 = CL2 = 100 pF.

3. Oscillator stopped.

4. Oscillator stops when  $V_{CC}$  falls below  $V_{BO}$  limit. 5. It is strongly recommended to add a filter capacitor (minimum 0.1  $\mu$ F), physically close to the  $V_{DD}$  and  $V_{SS}$  pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.





#### Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edgedetection circuit is through P31 or P20 (see "T8 and T16 Common Functions—



CTR1(0D)01H" on page 33). Other edge detect and IRQ modes are described in Table 11.

**Note:** Comparators are powered down by entering Stop Mode. For P31–P33 to be used in a Stop Mode Recovery (SMR) source, these inputs must be placed into digital mode.

| Pin       | I/O | Counter/Timers | Comparator | Interrupt |
|-----------|-----|----------------|------------|-----------|
| Pref1/P30 | IN  |                | RF1        |           |
| P31       | IN  | IN             | AN1        | IRQ2      |
| P32       | IN  |                | AN2        | IRQ0      |
| P33       | IN  |                | RF2        | IRQ1      |
| P34       | OUT | Т8             | AO1        |           |
| P35       | OUT | T16            |            |           |
| P36       | OUT | T8/16          |            |           |
| P37       | OUT |                | AO2        |           |
| P20       | I/O | IN             |            |           |

#### Table 11. Port 3 Pin Function Summary

>

Port 3 also provides output for each of the counter/timers and the AND/OR Logic (see Figure 13). Control is performed by programming bits D5–D4 of CTR1, bit 0 of CTR0, and bit 0 of CTR2.

## Z8 GP<sup>™</sup> OTP MCU Family Product Specification



| Lessting of the                  | 700  | Not Accessible      |
|----------------------------------|------|---------------------|
| Location of 32                   | 2768 | On-Chip             |
| instruction                      |      | ROM                 |
| executed<br>after RESET          |      |                     |
|                                  | 12   | Reset Start Address |
|                                  | 11   | IRQ5                |
|                                  | 10   | IRQ5                |
|                                  | 9    | IRQ4                |
|                                  | 8    | IRQ4                |
| Interrupt Vector                 | 7    | IRQ3                |
| Interrupt Vector<br>(Lower Byte) | 6    | IRQ3                |
|                                  | 5    | IRQ2                |
| Interrupt Vector                 | 4    | ➡ IRQ2              |
| (Upper Byte)                     | 3    | IRQ1                |
|                                  | 2    | IRQ1                |
|                                  | 1    | IRQ0                |
|                                  | 0    | IRQ0                |

Figure 14. Program Memory Map (32K OTP)

### **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



The counter/timers are mapped into ERF group D. Access is easily performed using the following:

| LD                                 | RP, #0Dh      | ; | Select ERF D              |
|------------------------------------|---------------|---|---------------------------|
| for access to bank D               |               |   |                           |
|                                    |               | ; | (working                  |
| register group 0)                  |               |   |                           |
| LD                                 | R0,#xx        | ; | load CTRL0                |
| LD                                 | 1, #xx        | ; | load CTRL1                |
| LD                                 | R1, 2         | ; | $CTRL2 \rightarrow CTRL1$ |
| LD                                 | RP, #0Dh      | ; | Select ERF D              |
| for access to bank D               | ,             | , |                           |
|                                    |               | ; | (working                  |
| register group 0)                  |               |   |                           |
| LD                                 | RP, #7Dh      | ; | Select                    |
| expanded register bank             | D and working | ; | register                  |
| group 7 of bank 0 for a            | ccess.        |   |                           |
| LD                                 | 71h, 2        |   |                           |
| ; CTRL2 $\rightarrow$ register 71h |               |   |                           |
| LD                                 | R1, 2         |   |                           |
| ; CTRL2 $\rightarrow$ register 71h |               |   |                           |

#### **Register File**

>

The register file (bank 0) consists of 4 I/O port registers, 237 general-purpose registers, 16 control and status registers (R0–R3, R4–R239, and R240–R255, respectively), and two expanded registers groups in Banks D (see Table 12) and F. Instructions can access registers directly or indirectly through an 8-bit address field, thereby allowing a short, 4-bit register address to use the Register Pointer (Figure 17). In the 4-bit mode, the register file is divided into 16 working register groups, each occupying 16 continuous locations. The Register Pointer addresses the starting location of the active working register group.









\* RP = 00: Selects Register Bank 0, Working Register Group 0

Figure 17. Register Pointer—Detail

#### Stack

The internal register file is used for the stack. An 8-bit Stack Pointer SPL (R255) is used for the internal stack that resides in the general-purpose registers (R4–R239). SPH (R254) can be used as a general-purpose register.

35

#### T8/T16\_Logic/Edge \_Detect

In TRANSMIT Mode, this field defines how the outputs of T8 and T16 are combined (AND, OR, NOR, NAND).

In DEMODULATION Mode, this field defines which edge should be detected by the edge detector.

#### Transmit\_Submode/Glitch Filter

In Transmit Mode, this field defines whether T8 and T16 are in the PING-PONG mode or in independent normal operation mode. Setting this field to "NORMAL OPERATION Mode" terminates the "PING-PONG Mode" operation. When set to 10, T16 is immediately forced to a 0; a setting of 11 forces T16 to output a 1.

In DEMODULATION Mode, this field defines the width of the glitch that must be filtered out.

#### Initial\_T8\_Out/Rising\_Edge

In TRANSMIT Mode, if 0, the output of T8 is set to 0 when it starts to count. If 1, the output of T8 is set to 1 when it starts to count. When the counter is not enabled and this bit is set to 1 or 0, T8\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D1.

In DEMODULATION Mode, this bit is set to 1 when a rising edge is detected in the input signal. In order to reset the mode, a 1 should be written to this location.

#### Initial\_T16 Out/Falling \_Edge

In TRANSMIT Mode, if it is 0, the output of T16 is set to 0 when it starts to count. If it is 1, the output of T16 is set to 1 when it starts to count. This bit is effective only in Normal or PING-PONG Mode (CTR1, D3; D2). When the counter is not enabled and this bit is set, T16\_OUT is set to the opposite state of this bit. This ensures that when the clock is enabled, a transition occurs to the initial state set by CTR1, D0.

In DEMODULATION Mode, this bit is set to 1 when a falling edge is detected in the input signal. In order to reset it, a 1 should be written to this location.

**Note:** Modifying CTR1 (D1 or D0) while the counters are enabled causes unpredictable output from T8/16\_OUT.

#### CTR2 Counter/Timer 16 Control Register—CTR2(D)02H

Table 14 lists and briefly describes the fields for this register.



#### **During PING-PONG Mode**

The enable bits of T8 and T16 (CTR0, D7; CTR2, D7) are set and cleared alternately by hardware. The timeout bits (CTR0, D5; CTR2, D5) are set every time the counter/timers reach the terminal count.

#### **Timer Output**

The output logic for the timers is illustrated in Figure 29. P34 is used to output T8-OUT when D0 of CTR0 is set. P35 is used to output the value of TI6-OUT when D0 of CTR2 is set. When D6 of CTR1 is set, P36 outputs the logic combination of T8-OUT and T16-OUT determined by D5 and D4 of CTR1.

#### Interrupts

The Z8 GP<sup>TM</sup> OTP MCU Family features six different interrupts (Table 16). The interrupts are maskable and prioritized (Figure 30). The six sources are divided as follows: three sources are claimed by Port 3 lines P33–P31, two by the counter/ timers (Table 16) and one for low voltage detection. The Interrupt Mask Register (globally or individually) enables or disables the six interrupt requests.

The source for IRQ is determined by bit 1 of the Port 3 mode register (P3M). When in digital mode, Pin P33 is the source. When in analog mode the output of the Stop mode recovery source logic is used as the source for the interrupt. See Figure 35, Stop Mode Recovery Source, on page 57.

61

#### Table 20. Watch-Dog Timer Time Select

| D1 | D0 | Timeout of Internal RC-Oscillator |
|----|----|-----------------------------------|
| 0  | 0  | 5ms min.                          |
| 0  | 1  | 10ms min.                         |
| 1  | 0  | 20ms min.                         |
| 1  | 1  | 80ms min.                         |

#### WDTMR During Halt (D2)

This bit determines whether or not the WDT is active during HALT Mode. A 1 indicates active during HALT. The default is 1. See Figure 38.



\* CLR1 and CLR2 enable the WDT/POR and 18 Clock Reset timers respectively upon a Low-to-High input translation.

#### Figure 38. Resets and WDT



## **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.

#### CTR0(0D)00H



\* Default setting after reset

\*\*Default setting after reset. Not reset with Stop Mode recovery.

#### Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)



#### PCON(0F)00H



\* Default setting after reset

#### Figure 44. Port Configuration Register (PCON)(0F)00H: Write Only)



#### R254 SPH(FEH)



General-Purpose Register

#### Figure 56. Stack Pointer High (FEH: Read/Write)

R255 SPL(FFH)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
|----|----|----|----|----|----|----|----|

Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)







Figure 68. 48-Pin SSOP Package Design

**Note:** Check with ZiLOG on the actual bonding diagram and coordinate for chip-on-board assembly.

>

93

For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

#### Codes

ZG = ZiLOG General Purpose Family

P = OTP

- 323 = Family Designation
- L = Voltage Range

2V to 3.6V

T = Temperature Range:

S = 0 to 70 degrees C (Standard)

- E = -40 to +105 degrees C (Extended)
- A = -40 to +125 degrees C (Automotive)
- P = Package Type:
  - K = Windowed Cerdip
  - P = PDIP
  - H = SSOP
  - S = SOIC
- ## = Number of Pins
- CC = Memory Size
- M = Packaging Options
  - C = Non Lead-Free
  - G = Lead-Free
  - E = CDIP

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



T8 and T16 common control functions 65 T8/T16 control 68 TC16H(D)07h 30 TC16L(D)06h 31 TC8 control 64 TC8H(D)05h 31 TC8L(D)04h 31 voltage detection 69 watch-dog timer 73 register description Counter/Timer2 LS-Byte Hold 31 Counter/Timer2 MS-Byte Hold 30 Counter/Timer8 Control 31 Counter/Timer8 High Hold 31 Counter/Timer8 Low Hold 31 CTR2 Counter/Timer 16 Control 35 CTR3 T8/T16 Control 37 Stop Mode Recovery2 38 T16 Capture LO 30 T8 and T16 Common functions 33 T8\_Capture\_HI 30 T8 Capture LO 30 register file 28 expanded 24 register pointer 27 detail 29 reset pin function 23 resets and WDT 61

### S

SCLK circuit 56 single-pass mode T16\_OUT 45 T8\_OUT 41 stack 29 standard test conditions 10 standby modes 1 stop instruction, counter/timer 52 stop mode recovery 2 register 59 source 57 stop mode recovery 2 59 stop mode recovery register 55

### Т

T16 transmit mode 44 T16\_Capture\_HI 30 T8 transmit mode 38 T8\_Capture\_HI 30 test conditions, standard 10 test load diagram 10 timing diagram, AC 14 transmit mode flowchart 39

## V

VCC 5 voltage brown-out/standby 62 detection and flags 63 voltage detection register 69

### W

watch-dog timer mode registerwatch-dog timer mode register 60 time select 61

## Χ

XTAL1 5 XTAL1 pin function 16 XTAL2 5 XTAL2 pin function 16