Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------| | Product Status | Obsolete | | Core Processor | Z8 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | HLVD, POR, WDT | | Number of I/O | 24 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 237 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | - | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 105°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 28-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/zilog/zgp323les2804g | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Table of Contents** | Development Features | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | General Description | | Pin Description | | Absolute Maximum Ratings | | Standard Test Conditions | | DC Characteristics | | AC Characteristics | | Pin Functions 16 XTAL1 Crystal 1 (Time-Based Input) 16 XTAL2 Crystal 2 (Time-Based Output) 16 Port 0 (P07–P00) 16 Port 1 (P17–P10) 17 Port 2 (P27–P20) 18 Port 3 (P37–P30) 19 RESET (Input, Active Low) 23 | | Functional Description 23 Program Memory 23 RAM 23 Expanded Register File 24 Register File 28 Stack 29 Timers 30 Counter/Timer Functional Blocks 38 | | Expanded Register File Control Registers (0D) | | Expanded Register File Control Registers (0F) 69 | | Standard Control Registers | | Package Information | | Ordering Information | | Precharacterization Product 95 | # List of Figures | Figure 1. | Functional Block Diagram 3 | |------------|----------------------------------------------------| | Figure 2. | Counter/Timers Diagram | | Figure 3. | 20-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 4. | 28-Pin PDIP/SOIC/SSOP/CDIP* Pin Configuration | | Figure 5. | 40-Pin PDIP/CDIP* Pin Configuration | | Figure 6. | 48-Pin SSOP Pin Configuration | | Figure 7. | Test Load Diagram | | Figure 8. | AC Timing Diagram | | Figure 9. | Port 0 Configuration | | Figure 10. | Port 1 Configuration | | Figure 11. | Port 2 Configuration | | Figure 12. | Port 3 Configuration | | Figure 13. | Port 3 Counter/Timer Output Configuration | | Figure 14. | Program Memory Map (32K OTP) | | Figure 15. | Expanded Register File Architecture 26 | | Figure 16. | Register Pointer | | Figure 17. | Register Pointer—Detail | | Figure 18. | Glitch Filter Circuitry | | Figure 19. | Transmit Mode Flowchart 39 | | Figure 20. | 8-Bit Counter/Timer Circuits | | Figure 21. | T8_OUT in Single-Pass Mode | | Figure 22. | T8_OUT in Modulo-N Mode | | Figure 23. | Demodulation Mode Count Capture Flowchart 42 | | Figure 24. | Demodulation Mode Flowchart 43 | | Figure 25. | 16-Bit Counter/Timer Circuits 44 | | Figure 26. | T16_OUT in Single-Pass Mode | | Figure 27. | T16_OUT in Modulo-N Mode | | Figure 28. | Ping-Pong Mode Diagram 47 | | Figure 29. | Output Circuit | | Figure 30. | Interrupt Block Diagram | | Figure 31. | Oscillator Configuration | | Figure 32. | Port Configuration Register (PCON) (Write Only) 53 | | Figure 33. | STOP Mode Recovery Register 55 | | Figure 34. | SCLK Circuit 56 | Figure 13. Port 3 Counter/Timer Output Configuration Figure 14. Program Memory Map (32K OTP) ## **Expanded Register File** The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A $_{0\mathrm{H}}$ in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from $_{1\mathrm{H}}$ to $_{\mathrm{FH}}$ exchanges the lower 16 registers to an expanded register bank. Figure 16. Register Pointer Example: Z8 GP: (See Figure 15 on page 26) R253 RP = 00h R0 = Port 0 R1 = Port 1 R2 = Port 2 R3 = Port 3 But if: R253 RP = 0Dh R0 = CTRL0 R1 = CTRL1 R2 = CTRL2 R3 = Reserved Table 13. CTR1(0D)01H T8 and T16 Common Functions (Continued) | Field | Bit Position | | Value | Description | |-------------------|--------------|-----|-------|------------------------| | Transmit_Submode/ | 32 | R/W | | Transmit Mode | | Glitch_Filter | | | 00* | Normal Operation | | | | | 01 | Ping-Pong Mode | | | | | 10 | T16_Out = 0 | | | | | 11 | T16_Out = 1 | | | | | | Demodulation Mode | | | | | 00* | No Filter | | | | | 01 | 4 SCLK Cycle | | | | | 10 | 8 SCLK Cycle | | | | | 11 | Reserved | | Initial_T8_Out/ | 1- | | | Transmit Mode | | Rising Edge | | R/W | 0* | T8_OUT is 0 Initially | | | | | 1 | T8_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Rising Edge | | | | | 1 | Rising Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | | Initial_T16_Out/ | 0 | | | Transmit Mode | | Falling_Edge | | R/W | 0* | T16_OUT is 0 Initially | | | | | 1 | T16_OUT is 1 Initially | | | | | | Demodulation Mode | | | | R | 0* | No Falling Edge | | | | | 1 | Falling Edge Detected | | | | W | 0 | No Effect | | | | | 1 | Reset Flag to 0 | #### Note: #### Mode If the result is 0, the counter/timers are in TRANSMIT mode; otherwise, they are in DEMODULATION mode. #### P36\_Out/Demodulator\_Input In TRANSMIT Mode, this bit defines whether P36 is used as a normal output pin or the combined output of T8 and T16. In DEMODULATION Mode, this bit defines whether the input signal to the Counter/Timers is from P20 or P31. If the input signal is from Port 31, a capture event may also generate an IRQ2 interrupt. To prevent generating an IRQ2, either disable the IRQ2 interrupt by clearing its IMR bit D2 or use P20 as the input. <sup>\*</sup>Default at Power-On Reset. <sup>\*\*</sup>Default at Power-On Reset.Not reset with Stop Mode recovery. Z i L O G **Note:** The letter h denotes hexadecimal values. Transition from 0 to FFh is not a timeout condition. $\wedge$ **Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended. Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22. Figure 21. T8\_OUT in Single-Pass Mode Figure 22. T8\_OUT in Modulo-N Mode #### **T8 Demodulation Mode** The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put Figure 24. Demodulation Mode Flowchart Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFEH. Transition from 0 to FFFFH is not a timeout condition. Figure 26. T16\_OUT in Single-Pass Mode Figure 27. T16\_OUT in Modulo-N Mode #### **T16 DEMODULATION Mode** The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting. ### If D6 of CTR2 Is 0 When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again. This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks). #### Clock The device's on-chip oscillator has a high-gain, parallel-resonant amplifier, for connection to a crystal, ceramic resonator, or any suitable external clock source (XTAL1 = Input, XTAL2 = Output). The crystal must be AT cut, 1 MHz to 8 MHz maximum, with a series resistance (RS) less than or equal to 100 $\Omega$ . The on-chip oscillator can be driven with a suitable external clock source. The crystal must be connected across XTAL1 and XTAL2 using the recommended capacitors (capacitance greater than or equal to 22 pF) from each pin to ground. Figure 31. Oscillator Configuration ``` FF NOP ; clear the pipeline 6F Stop ; enter Stop Mode Or FF NOP ; clear the pipeline 7F HALT ; enter HALT Mode ``` #### **Port Configuration Register** The Port Configuration (PCON) register (Figure 32) configures the comparator output on Port 3. It is located in the expanded register 2 at Bank F, location 00. PCON(FH)00H <sup>\*</sup> Default setting after reset Figure 32. Port Configuration Register (PCON) (Write Only) #### **Comparator Output Port 3 (D0)** Bit 0 controls the comparator used in Port 3. A 1 in this location brings the comparator outputs to P34 and P37, and a 0 releases the Port to its standard I/O configuration. #### Port 1 Output Mode (D1) Bit 1 controls the output mode of port 1. A 1 in this location sets the output to push-pull, and a 0 sets the output to open-drain. Figure 34. SCLK Circuit #### Stop-Mode Recovery Source (D2, D3, and D4) These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19). ## Stop-Mode Recovery Register 2—SMR2(F)0DH Table 18 lists and briefly describes the fields for this register. Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\* | Field | Bit Position | | Value | Description | |----------------|--------------|---|------------------|------------------------------| | Reserved | 7 | | 0 | Reserved (Must be 0) | | Recovery Level | -6 | W | 0 <sup>†</sup> | Low | | · | | | 1 | High | | Reserved | 5 | | 0 | Reserved (Must be 0) | | Source | 432 | W | 000 <sup>†</sup> | A. POR Only | | | | | 001 | B. NAND of P23-P20 | | | | | 010 | C. NAND of P27-P20 | | | | | 011 | D. NOR of P33-P31 | | | | | 100 | E. NAND of P33-P31 | | | | | 101 | F. NOR of P33-P31, P00, P07 | | | | | 110 | G. NAND of P33-P31, P00, P07 | | | | | 111 | H. NAND of P33-P31, P22-P20 | | Reserved | 10 | | 00 | Reserved (Must be 0) | #### Notes: <sup>\*</sup> Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset ## LVD(0D)0CH <sup>\*</sup> Default Figure 43. Voltage Detection Register Note: Do not modify register P01M while checking a low-voltage condition. Switching noise of both ports 0 and 1 together might trigger the LVD flag. ## **Expanded Register File Control Registers (0F)** The expanded register file control registers (0F) are depicted in Figures 44 through Figure 57. PCON(0F)00H <sup>\*</sup> Default setting after reset Figure 44. Port Configuration Register (PCON)(0F)00H: Write Only) ## SMR2(0F)0DH Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery. - \* Default setting after reset - \* \* At the XOR gate input Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2-D4, D6 Write Only) ## WDTMR(0F)0FH <sup>\*</sup> Default setting after reset Figure 47. Watch-Dog Timer Register ((0F) 0FH: Write Only) # **Standard Control Registers** R246 P2M(F6H) <sup>\*</sup> Default setting after reset Figure 48. Port 2 Mode Register (F6H: Write Only) | SYMBOL | MILLIN | METER | INCH | | | |--------|----------|-------|----------|-------|--| | | MIN | MAX | MIN | MAX | | | A1 | 0.38 | 0.81 | .015 | .032 | | | A2 | 3.25 | 3.68 | .128 | .145 | | | В | 0.41 | 0.51 | .016 | .020 | | | B1 | 1.47 | 1.57 | .058 | .062 | | | С | 0.20 | 0.30 | .008 | .012 | | | D | 25.65 | 26.16 | 1.010 | 1.030 | | | E | 7.49 | 8.26 | .295 | .325 | | | E1 | 6.10 | 6.65 | .240 | .262 | | | e | 2.54 BSC | | .100 BSC | | | | eA | 7.87 | 9.14 | .310 | .360 | | | L | 3.18 | 3.43 | .125 | .135 | | | Q1 | 1.42 | 1.65 | .056 | .065 | | | S | 1.52 | 1.65 | .060 | .065 | | CONTROLLING DIMENSIONS : INCH SYMBOL A1 A2 В С D е Figure 59. 20-Pin PDIP Package Diagram | L | 0.60 | 1.00 | .024 | | |----|------|------|------|--| | Q1 | 0.97 | 1.07 | .038 | | | | | | | | | | | | | | | | | | | | MILLIMETER MAX 2.65 0.30 2.44 0.30 12.95 7.60 10.65 0.40 MIN .094 .004 .088 .009 496 .291 .394 .012 .050 BSC MAX .104 .012 .096 .018 .012 .510 .299 .016 .039 .042 MIN 2.40 0.10 2.24 0.36 0.23 12.60 7.40 10.00 0.30 1.27 BSC Figure 60. 20-Pin SOIC Package Diagram CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH. Figure 61. 20-Pin SSOP Package Diagram Figure 65. 28-Pin SSOP Package Diagram For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired. #### Codes ZG = ZiLOG General Purpose Family P = OTP 323 = Family Designation L = Voltage Range 2V to 3.6V T = Temperature Range: S = 0 to 70 degrees C (Standard) E = -40 to +105 degrees C (Extended) A = -40 to +125 degrees C (Automotive) P = Package Type: K = Windowed Cerdip P = PDIP H = SSOP S = SOIC ## = Number of Pins CC = Memory Size M = Packaging Options C = Non Lead-Free G = Lead-Free E = CDIP