# E·XFL

### Zilog - ZGP323LES2816C00TR Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| 2014110                    |                                                               |
|----------------------------|---------------------------------------------------------------|
| Product Status             | Obsolete                                                      |
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 24                                                            |
| Program Memory Size        | 16KB (16K x 8)                                                |
| Program Memory Type        | ОТР                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | -40°C ~ 105°C (TA)                                            |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323les2816c00tr |
|                            |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



This publication is subject to replacement by a later edition. To determine whether a later edition exists, or to request copies of publications, contact:

**ZiLOG Worldwide Headquarters** 532 Race Street

San Jose, CA 95126-3432 Telephone: 408.558.8500 Fax: 408.558.8300 www.zilog.com

ZiLOG is a registered trademark of ZiLOG Inc. in the United States and in other countries. All other products and/or service names mentioned herein may be trademarks of the companies with which they are associated.

#### **Document Disclaimer**

©2004 by ZiLOG, Inc. All rights reserved. Information in this publication concerning the devices, applications, or technology described is intended to suggest possible uses and may be superseded. ZiLOG, INC. DOES NOT ASSUME LIABILITY FOR OR PROVIDE A REPRESENTATION OF ACCURACY OF THE INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED IN THIS DOCUMENT. ZILOG ALSO DOES NOT ASSUME LIABILITY FOR INTELLECTUAL PROPERTY INFRINGEMENT RELATED IN ANY MANNER TO USE OF INFORMATION, DEVICES, OR TECHNOLOGY DESCRIBED HEREIN OR OTHERWISE. Devices sold by ZiLOG, Inc. are covered by warranty and limitation of liability provisions appearing in the ZiLOG, Inc. Terms and Conditions of Sale. ZiLOG, Inc. makes no warranty of merchantability or fitness for any purpose. Except with the express written approval of ZiLOG, use of information, devices, or technology as critical components of life support systems is not authorized. No licenses are conveyed, implicitly or otherwise, by this document under any intellectual property rights.





Figure 2. Counter/Timers Diagram

# **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 5.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.



# **Absolute Maximum Ratings**

Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

#### Table 6. Absolute Maximum Ratings

| Parameter                                           | Minimum | Maximun | n Units | Notes |
|-----------------------------------------------------|---------|---------|---------|-------|
| Ambient temperature under bias                      | 0       | +70     | С       |       |
| Storage temperature                                 | -65     | +150    | С       |       |
| Voltage on any pin with respect to $V_{SS}$         | -0.3    | +5.5    | V       | 1     |
| Voltage on $V_{DD}$ pin with respect to $V_{SS}$    | -0.3    | +3.6    | V       |       |
| Maximum current on input and/or inactive output pin | -5      | +5      | μA      |       |
| Maximum output current from active output pin       | -25     | +25     | mA      |       |
| Maximum current into $V_{DD}$ or out of $V_{SS}$    |         | 75      | mA      |       |
| Notes:                                              |         |         |         |       |

This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

# **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification

11

Zilog

# Capacitance

Table 7 lists the capacitances.

# Table 7. Capacitance

| Parameter                                           | Maximum                                           |
|-----------------------------------------------------|---------------------------------------------------|
| Input capacitance                                   | 12pF                                              |
| Output capacitance                                  | 12pF                                              |
| I/O capacitance                                     | 12pF                                              |
| Note: $T_A = 25^\circ C$ , $V_{CC} = GND = 0^\circ$ | V, $f = 1.0$ MHz, unmeasured pins returned to GND |

# **DC Characteristics**

|                     |                                             |                 | T <sub>A</sub> = 0°C | to +7 | ′0°C                     |          |                                                            |              |
|---------------------|---------------------------------------------|-----------------|----------------------|-------|--------------------------|----------|------------------------------------------------------------|--------------|
| Symbol              | Parameter                                   | V <sub>CC</sub> | Min                  | Тур   | Max                      | Units    | Conditions                                                 | Notes        |
| V <sub>CC</sub>     | Supply Voltage                              |                 | 2.0                  |       | 3.6                      | V        | See Note 5                                                 | 5            |
| V <sub>CH</sub>     | Clock Input High<br>Voltage                 | 2.0-3.6         | 0.8                  |       | V <sub>CC</sub> +0.3     | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>CL</sub>     | Clock Input Low<br>Voltage                  | 2.0-3.6         | V <sub>SS</sub> -0.3 |       | 0.5                      | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>IH</sub>     | Input High Voltage                          | 2.0-3.6         | 0.7 V <sub>CC</sub>  |       | V <sub>CC</sub> +0.3     | V        |                                                            |              |
| V <sub>IL</sub>     | Input Low Voltage                           | 2.0-3.6         | V <sub>SS</sub> -0.3 |       | 0.2 V <sub>CC</sub>      | V        |                                                            |              |
| V <sub>OH1</sub>    | Output High Voltage                         | 2.0-3.6         | V <sub>CC</sub> -0.4 |       |                          | V        | I <sub>OH</sub> = -0.5mA                                   |              |
| V <sub>OH2</sub>    | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-3.6         | V <sub>CC</sub> -0.8 |       |                          | V        | I <sub>OH</sub> = -7mA                                     |              |
| V <sub>OL1</sub>    | Output Low Voltage                          | 2.0-3.6         |                      |       | 0.4                      | V        | $I_{OL} = 1.0 \text{mA}$<br>$I_{OL} = 4.0 \text{mA}$       |              |
| V <sub>OL2</sub>    | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-3.6         |                      |       | 0.8                      | V        | I <sub>OL</sub> = 10mA                                     |              |
| V <sub>OFFSET</sub> | Comparator Input<br>Offset Voltage          | 2.0-3.6         |                      |       | 25                       | mV       |                                                            |              |
| V <sub>REF</sub>    | Comparator<br>Reference<br>Voltage          | 2.0-3.6         | 0                    |       | V <sub>DD</sub><br>-1.75 | V        |                                                            |              |
| ۱ <sub>IL</sub>     | Input Leakage                               | 2.0-3.6         | -1                   |       | 1                        | μΑ       | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |              |
| IOL                 | Output Leakage                              | 2.0-3.6         | -1                   |       | 1                        | μΑ       | $V_{IN} = 0V, V_{CC}$                                      |              |
| ICC                 | Supply Current                              | 2.0<br>3.6      |                      |       | 10<br>15                 | mA<br>mA | at 8.0 MHz<br>at 8.0 MHz                                   | 1, 2<br>1, 2 |

13

#### Table 9. EPROM/OTP Characteristics

| Symbol | Parameter                  | Min. | Тур. | Max. | Unit    | Notes |
|--------|----------------------------|------|------|------|---------|-------|
|        | Erase Time                 | 15   |      |      | Minutes | 1,3   |
|        | Data Retention @ use years |      | 10   |      | Years   | 2     |
|        | Program/Erase Endurance    | 25   |      |      | Cycles  | 1     |

Notes:

1. For windowed cerdip package only.

2. Standard: 0°C to 70°C; Extended: -40°C to +105°C; Automotive: -40°C to +125°C. Determined using the Arrhenius model, which is an industry standard for estimating data retention of floating gate technologies:

AF = exp[(Ea/k)\*(1/Tuse - 1/TStress)] Where: Ea is the intrinsic activation energy (eV; typ. 0.8) k is Boltzman's constant (8.67 x 10-5 eV/°K) °K = -273.16°C Tuse = Use Temperature in °K TStress = Stress Temperature in °K 3. At a stable UV Lamp output of 20mW/CM<sup>2</sup>



ERF (Expanded Register File). Bits 7–4 of register RP select the working register group. Bits 3–0 of register RP select the expanded register file bank.

>

**Note:** An expanded register bank is also referred to as an expanded register group (see Figure 15).

32

#### Table 12. CTR0(D)00H Counter/Timer8 Control Register (Continued)

| Field            | Bit Position |     | Value | Description                |
|------------------|--------------|-----|-------|----------------------------|
| Counter_INT_Mask | 1-           | R/W | 0     | Disable Time-Out Interrupt |
|                  |              |     | 1     | Enable Time-Out Interrupt  |
| P34_Out          | 0            | R/W | 0*    | P34 as Port Output         |
|                  |              |     | 1     | T8 Output on P34           |

#### Note:

\*Indicates the value upon Power-On Reset.

# T8 Enable

This field enables T8 when set (written) to 1.

# Single/Modulo-N

When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached.

#### Timeout

This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location.



**Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers.

The first clock of T8 might not have complete clock width and can occur any time when enabled.

Note: Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers.

# **T8 Clock**

This bit defines the frequency of the input signal to T8.



# Capture\_INT\_Mask

Set this bit to allow an interrupt when data is captured into either LO8 or HI8 upon a positive or negative edge detection in demodulation mode.

# Counter\_INT\_Mask

Set this bit to allow an interrupt when T8 has a timeout.

#### P34\_Out

This bit defines whether P34 is used as a normal output pin or the T8 output.

# T8 and T16 Common Functions—CTR1(0D)01H

This register controls the functions in common with the T8 and T16.

Table 13 lists and briefly describes the fields for this register.

| Field             | Bit Position |     | Value | Description       |
|-------------------|--------------|-----|-------|-------------------|
| Mode              | 7            | R/W | 0*    | Transmit Mode     |
|                   |              |     |       | Demodulation Mode |
| P36_Out/          | -6           | R/W |       | Transmit Mode     |
| Demodulator_Input |              |     | 0*    | Port Output       |
|                   |              |     | 1     | T8/T16 Output     |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 0     | P31               |
|                   |              |     | 1     | P20               |
| T8/T16_Logic/     | 54           | R/W |       | Transmit Mode     |
| Edge _Detect      |              |     | 00**  | AND               |
| -                 |              |     | 01    | OR                |
|                   |              |     | 10    | NOR               |
|                   |              |     | 11    | NAND              |
|                   |              |     |       | Demodulation Mode |
|                   |              |     | 00**  | Falling Edge      |
|                   |              |     | 01    | Rising Edge       |
|                   |              |     | 10    | Both Edges        |
|                   |              |     | 11    | Reserved          |

#### Table 13. CTR1(0D)01H T8 and T16 Common Functions

# Z i L 0 G 36

| Field            | Bit Position |     | Value | Description                    |
|------------------|--------------|-----|-------|--------------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled               |
|                  |              |     | 1     | Counter Enabled                |
|                  |              | W   | 0     | Stop Counter                   |
|                  |              |     | 1     | Enable Counter                 |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode                  |
|                  |              |     | 0*    | Modulo-N                       |
|                  |              |     | 1     | Single Pass                    |
|                  |              |     |       | Demodulation Mode              |
|                  |              |     | 0     | T16 Recognizes Edge            |
|                  |              |     | 1     | T16 Does Not Recognize<br>Edge |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout             |
|                  |              |     | 1     | Counter Timeout                |
|                  |              |     |       | Occurred                       |
|                  |              | W   | 0     | No Effect                      |
|                  |              |     | 1     | Reset Flag to 0                |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                           |
|                  |              |     | 01    | SCLK/2                         |
|                  |              |     | 10    | SCLK/4                         |
|                  |              |     | 11    | SCLK/8                         |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int.      |
|                  |              |     | 1     | Enable Data Capture Int.       |
| Counter_INT_Mask | 1-           | R/W | 0     | Disable Timeout Int.           |
|                  |              |     | 1     | Enable Timeout Int.            |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output             |
|                  |              |     | 1     | T16 Output on P35              |

# Table 14. CTR2(D)02H: Counter/Timer16 Control Register

#### Note:

\*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset.Not reset with Stop Mode recovery.

# T16\_Enable

This field enables T16 when set to 1.

# Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.

38

#### Table 15. CTR3 (D)03H: T8/T16 Control Register (Continued)

| Field    | Bit Position |   | Value | Description        |
|----------|--------------|---|-------|--------------------|
| Reserved | 43210        | R | 1     | Always reads 11111 |
|          |              | W | х     | No Effect          |

Note: \*Indicates the value upon Power-On Reset.

\*\*Indicates the value upon Power-On Reset. Not reset with Stop Mode recovery.

# **Counter/Timer Functional Blocks**

# Input Circuit

The edge detector monitors the input signal on P31 or P20. Based on CTR1 D5– D4, a pulse is generated at the Pos Edge or Neg Edge line when an edge is detected. Glitches in the input signal that have a width less than specified (CTR1 D3, D2) are filtered out (see Figure 18).



#### Figure 18. Glitch Filter Circuitry

#### **T8 Transmit Mode**

Before T8 is enabled, the output of T8 depends on CTR1, D1. If it is 0, T8\_OUT is 1; if it is 1, T8\_OUT is 0. See Figure 19.



### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 48.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.

Z8 GP<sup>™</sup> OTP MCU Family Product Specification



Caution: Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFFH. Transition from 0 to FFFFH is not a timeout condition.







Figure 27. T16\_OUT in Modulo-N Mode

# **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures HI16 and LO16, reloads, and begins counting.

# If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



# If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

# **Ping-Pong Mode**

This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28.

**Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation.





Figure 28. Ping-Pong Mode Diagram

# Initiating PING-PONG Mode

First, make sure both counter/timers are not running. Set T8 into Single-Pass mode (CTR0, D6), set T16 into SINGLE-PASS mode (CTR2, D6), and set the Ping-Pong mode (CTR1, D2; D3). These instructions can be in random order. Finally, start PING-PONG mode by enabling either T8 (CTR0, D7) or T16 (CTR2, D7). See Figure 29.





The initial value of T8 or T16 must not be 1. Stopping the timer and restarting the timer reloads the initial value to avoid an unknown previous value.







#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

# Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| -              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23–P20           |
|                |              |   | 010              | C. NAND of P27–P20           |
|                |              |   | 011              | D. NOR of P33–P31            |
|                |              |   | 100              | E. NAND of P33–P31           |
|                |              |   | 101              | F. NOR of P33–P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33–P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33–P31, P22–P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

Z8 GP<sup>TM</sup> OTP MCU Family Product Specification



Figure 35. Stop Mode Recovery Source



# R250 IRQ(FAH)





#### Figure 52. Interrupt Request Register (FAH: Read/Write)

#### R251 IMR(FBH)



\* Default setting after reset

\* \* Only by using EI, DI instruction; DI is required before changing the IMR register

#### Figure 53. Interrupt Mask Register (FBH: Read/Write)



# R254 SPH(FEH)



General-Purpose Register

# Figure 56. Stack Pointer High (FEH: Read/Write)

R255 SPL(FFH)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
|----|----|----|----|----|----|----|----|

Stack Pointer Low Byte (SP7–SP0)

Figure 57. Stack Pointer Low (FFH: Read/Write)









Figure 62. 28-Pin CDIP Package



# **Ordering Information**

#### 32KB Standard Temperature: 0° to +70°C

|                | •                   |                |                     |
|----------------|---------------------|----------------|---------------------|
| Part Number    | Description         | Part Number    | Description         |
| ZGP323LSH4832C | 48-pin SSOP 32K OTP | ZGP323LSS2832C | 28-pin SOIC 32K OTP |
| ZGP323LSP4032C | 40-pin PDIP 32K OTP | ZGP323LSH2032C | 20-pin SSOP 32K OTP |
| ZGP323LSH2832C | 28-pin SSOP 32K OTP | ZGP323LSP2032C | 20-pin PDIP 32K OTP |
| ZGP323LSP2832C | 28-pin PDIP 32K OTP | ZGP323LSS2032C | 20-pin SOIC 32K OTP |
| ZGP323LSK2032E | 20-pin CDIP 32K OTP | ZGP323LSK4032E | 40-pin CDIP 32K OTP |
|                |                     | ZGP323LSK2832E | 28-pin CDIP 32K OTP |
|                |                     |                |                     |

# 32KB Extended Temperature: -40° to +105°C

| Part Number    | Description         | Part Number    | Description         |
|----------------|---------------------|----------------|---------------------|
| ZGP323LEH4832C | 48-pin SSOP 32K OTP | ZGP323LES2832C | 28-pin SOIC 32K OTP |
| ZGP323LEP4032C | 40-pin PDIP 32K OTP | ZGP323LEH2032C | 20-pin SSOP 32K OTP |
| ZGP323LEH2832C | 28-pin SSOP 32K OTP | ZGP323LEP2032C | 20-pin PDIP 32K OTP |
| ZGP323LEP2832C | 28-pin PDIP 32K OTP | ZGP323LES2032C | 20-pin SOIC 32K OTP |

# 32KB Automotive Temperature: -40° to +125°C

|                                                | •                   | 1              |                     |  |
|------------------------------------------------|---------------------|----------------|---------------------|--|
| Part Number                                    | Description         | Part Number    | Description         |  |
| ZGP323LAH4832C                                 | 48-pin SSOP 32K OTP | ZGP323LAS2832C | 28-pin SOIC 32K OTP |  |
| ZGP323LAP4032C                                 | 40-pin PDIP 32K OTP | ZGP323LAH2032C | 20-pin SSOP 32K OTP |  |
| ZGP323LAH2832C                                 | 28-pin SSOP 32K OTP | ZGP323LAP2032C | 20-pin PDIP 32K OTP |  |
| ZGP323LAP2832C                                 | 28-pin PDIP 32K OTP | ZGP323LAS2032C | 20-pin SOIC 32K OTP |  |
|                                                |                     |                |                     |  |
| Note: Replace C with G for Lead-Free Packaging |                     |                |                     |  |