



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Core Size                  | 8-Bit                                                     |
|----------------------------|-----------------------------------------------------------|
| Speed                      | 8MHz                                                      |
| Connectivity               | -                                                         |
| Peripherals                | HLVD, POR, WDT                                            |
| Number of I/O              | 24                                                        |
| Program Memory Size        | 16KB (16K x 8)                                            |
| Program Memory Type        | OTP                                                       |
| EEPROM Size                | -                                                         |
| RAM Size                   | 237 x 8                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                 |
| Data Converters            | -                                                         |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Through Hole                                              |
| Package / Case             | 28-DIP (0.600", 15.24mm)                                  |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lsp2816c |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

**Table 2. Power Connections** 

| Connection | Circuit         | Device          |
|------------|-----------------|-----------------|
| Power      | V <sub>CC</sub> | $V_{DD}$        |
| Ground     | GND             | V <sub>SS</sub> |



Note: Refer to the specific package for available pins.

Figure 1. Functional Block Diagram





Figure 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 3. 20-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin # | Symbol          | Function                                             | Direction                                   |
|-------|-----------------|------------------------------------------------------|---------------------------------------------|
| 1–3   | P25-P27         | Port 2, Bits 5,6,7                                   | Input/Output                                |
| 4     | P07             | Port 0, Bit 7                                        | Input/Output                                |
| 5     | $V_{DD}$        | Power Supply                                         |                                             |
| 6     | XTAL2           | Crystal Oscillator Clock                             | Output                                      |
| 7     | XTAL1           | Crystal Oscillator Clock                             | Input                                       |
| 8–10  | P31–P33         | Port 3, Bits 1,2,3                                   | Input                                       |
| 11,12 | P34. P36        | Port 3, Bits 4,6                                     | Output                                      |
| 13    | P00/Pref1/P30   | Port 0, Bit 0/Analog reference input<br>Port 3 Bit 0 | Input/Output for P00<br>Input for Pref1/P30 |
| 14    | P01             | Port 0, Bit 1                                        | Input/Output                                |
| 15    | V <sub>SS</sub> | Ground                                               |                                             |
| 16–20 | P20-P24         | Port 2, Bits 0,1,2,3,4                               | Input/Output                                |

Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.





Figure 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Configuration

Table 4. 28-Pin PDIP/SOIC/SSOP/CDIP\* Pin Identification

| Pin   | Symbol          | Direction    | Description                                              |
|-------|-----------------|--------------|----------------------------------------------------------|
| 1-3   | P25-P27         | Input/Output | Port 2, Bits 5,6,7                                       |
| 4-7   | P04-P07         | Input/Output | Port 0, Bits 4,5,6,7                                     |
| 8     | $V_{DD}$        |              | Power supply                                             |
| 9     | XTAL2           | Output       | Crystal, oscillator clock                                |
| 10    | XTAL1           | Input        | Crystal, oscillator clock                                |
| 11-13 | P31-P33         | Input        | Port 3, Bits 1,2,3                                       |
| 14    | P34             | Output       | Port 3, Bit 4                                            |
| 15    | P35             | Output       | Port 3, Bit 5                                            |
| 16    | P37             | Output       | Port 3, Bit 7                                            |
| 17    | P36             | Output       | Port 3, Bit 6                                            |
| 18    | Pref1/P30       | Input        | Analog ref input; connect to V <sub>CC</sub> if not used |
|       | Port 3 Bit 0    |              | Input for Pref1/P30                                      |
| 19-21 | P00-P02         | Input/Output | Port 0, Bits 0,1,2                                       |
| 22    | V <sub>SS</sub> |              | Ground                                                   |
| 23    | P03             | Input/Output | Port 0, Bit 3                                            |
| 24-28 | P20-P24         | Input/Output | Port 2, Bits 0-4                                         |

Note: \*Windowed Cerdip. These units are intended to be used for engineering code development only. ZiLOG does not recommend/guarantee this package for production use.

## **Absolute Maximum Ratings**

Stresses greater than those listed in Table 7 might cause permanent damage to the device. This rating is a stress rating only. Functional operation of the device at any condition above those indicated in the operational sections of these specifications is not implied. Exposure to absolute maximum rating conditions for an extended period might affect device reliability.

**Table 6. Absolute Maximum Ratings** 

| Parameter                                                      | Minimum    | Maximum | Units | Notes |
|----------------------------------------------------------------|------------|---------|-------|-------|
| Ambient temperature under bias                                 | 0          | +70     | С     |       |
| Storage temperature                                            | -65        | +150    | С     |       |
| Voltage on any pin with respect to V <sub>SS</sub>             | -0.3       | +5.5    | V     | 1     |
| Voltage on V <sub>DD</sub> pin with respect to V <sub>SS</sub> | -0.3       | +3.6    | V     |       |
| Maximum current on input and/or inactive output pin            | <b>-</b> 5 | +5      | μA    |       |
| Maximum output current from active output pin                  | -25        | +25     | mA    |       |
| Maximum current into V <sub>DD</sub> or out of V <sub>SS</sub> |            | 75      | mA    |       |

Notes:

This voltage applies to all pins except the following: V<sub>DD</sub>, P32, P33 and RESET.

### **Standard Test Conditions**

The characteristics listed in this product specification apply for standard test conditions as noted. All voltages are referenced to GND. Positive current flows into the referenced pin (see Figure 7).



Figure 7. Test Load Diagram



# Capacitance

Table 7 lists the capacitances.

Table 7. Capacitance

| Parameter                                                        | Maximum                             |
|------------------------------------------------------------------|-------------------------------------|
| Input capacitance                                                | 12pF                                |
| Output capacitance                                               | 12pF                                |
| I/O capacitance                                                  | 12pF                                |
| Note: $T_A = 25^{\circ} C$ , $V_{CC} = GND = 0 V$ , $f = 1.0 MH$ | Hz, unmeasured pins returned to GND |

## **DC Characteristics**

Table 8. DC Characteristics

| $T_A = 0$ °C to +70°C |                                             |            |                      |     |                          |          |                                                            |              |
|-----------------------|---------------------------------------------|------------|----------------------|-----|--------------------------|----------|------------------------------------------------------------|--------------|
| Symbol                | Parameter                                   | $v_{cc}$   | Min                  | Тур | Max                      | Units    | Conditions                                                 | Notes        |
| V <sub>CC</sub>       | Supply Voltage                              |            | 2.0                  |     | 3.6                      | V        | See Note 5                                                 | 5            |
| V <sub>CH</sub>       | Clock Input High<br>Voltage                 | 2.0-3.6    | 0.8                  |     | V <sub>CC</sub> +0.3     | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>CL</sub>       | Clock Input Low<br>Voltage                  | 2.0-3.6    | V <sub>SS</sub> -0.3 |     | 0.5                      | V        | Driven by External<br>Clock Generator                      |              |
| V <sub>IH</sub>       | Input High Voltage                          | 2.0-3.6    | 0.7 V <sub>CC</sub>  |     | V <sub>CC</sub> +0.3     | V        |                                                            |              |
| V <sub>IL</sub>       | Input Low Voltage                           | 2.0-3.6    | V <sub>SS</sub> -0.3 |     | 0.2 V <sub>CC</sub>      | V        |                                                            |              |
| V <sub>OH1</sub>      | Output High Voltage                         | 2.0-3.6    | V <sub>CC</sub> -0.4 |     |                          | V        | $I_{OH} = -0.5$ mA                                         |              |
| V <sub>OH2</sub>      | Output High Voltage<br>(P36, P37, P00, P01) | 2.0-3.6    | V <sub>CC</sub> -0.8 |     |                          | V        | $I_{OH} = -7 \text{mA}$                                    |              |
| V <sub>OL1</sub>      | Output Low Voltage                          | 2.0-3.6    |                      |     | 0.4                      | V        | $I_{OL} = 1.0$ mA<br>$I_{OL} = 4.0$ mA                     |              |
| V <sub>OL2</sub>      | Output Low Voltage<br>(P00, P01, P36, P37)  | 2.0-3.6    |                      |     | 8.0                      | V        | I <sub>OL</sub> = 10mA                                     |              |
| V <sub>OFFSET</sub>   | Comparator Input<br>Offset Voltage          | 2.0-3.6    |                      |     | 25                       | mV       |                                                            |              |
| V <sub>REF</sub>      | Comparator<br>Reference<br>Voltage          | 2.0-3.6    | 0                    |     | V <sub>DD</sub><br>-1.75 | V        |                                                            |              |
| I <sub>IL</sub>       | Input Leakage                               | 2.0-3.6    | <b>–1</b>            |     | 1                        | μΑ       | V <sub>IN</sub> = 0V, V <sub>CC</sub><br>Pull-ups disabled |              |
| l <sub>OL</sub>       | Output Leakage                              | 2.0-3.6    | <b>-1</b>            |     | 1                        | μΑ       | $V_{IN} = 0V, V_{CC}$                                      |              |
| Icc                   | Supply Current                              | 2.0<br>3.6 |                      |     | 10<br>15                 | mA<br>mA | at 8.0 MHz<br>at 8.0 MHz                                   | 1, 2<br>1, 2 |

The upper nibble of the register pointer (see Figure 16) selects which working register group, of 16 bytes in the register file, is accessed out of the possible 256. The lower nibble selects the expanded register file bank and, in the case of the Z8 GP family, banks 0, F, and D are implemented. A  $_{0\mathrm{H}}$  in the lower nibble allows the normal register file (bank 0) to be addressed. Any other value from  $_{1\mathrm{H}}$  to  $_{\mathrm{FH}}$  exchanges the lower 16 registers to an expanded register bank.



Figure 16. Register Pointer

Example: Z8 GP: (See Figure 15 on page 26)

R253 RP = 00h

R0 = Port 0

R1 = Port 1

R2 = Port 2

R3 = Port 3

But if:

R253 RP = 0Dh

R0 = CTRL0

R1 = CTRL1

R2 = CTRL2

R3 = Reserved

Table 12. CTR0(D)00H Counter/Timer8 Control Register (Continued)

| Field            | Bit Position |     | Value   | Description                                             |
|------------------|--------------|-----|---------|---------------------------------------------------------|
| Counter_INT_Mask | 1-           | R/W | 0<br>1  | Disable Time-Out Interrupt<br>Enable Time-Out Interrupt |
| P34_Out          | 0            | R/W | 0*<br>1 | P34 as Port Output<br>T8 Output on P34                  |

#### Note:

#### T8 Enable

This field enables T8 when set (written) to 1.

#### Single/Modulo-N

When set to 0 (Modulo-N), the counter reloads the initial value when the terminal count is reached. When set to 1 (single-pass), the counter stops when the terminal count is reached.

#### **Timeout**

This bit is set when T8 times out (terminal count reached). To reset this bit, write a 1 to its location.



**Caution:** Writing a 1 is the only way to reset the Terminal Count status condition. Reset this bit before using/enabling the counter/timers.

> The first clock of T8 might not have complete clock width and can occur any time when enabled.



**Note:** Take care when using the OR or AND commands to manipulate CTR0, bit 5 and CTR1, bits 0 and 1 (Demodulation Mode). These instructions use a Read-Modify-Write sequence in which the current status from the CTR0 and CTR1 registers is ORed or ANDed with the designated value and then written back into the registers.

#### **T8 Clock**

This bit defines the frequency of the input signal to T8.

<sup>\*</sup>Indicates the value upon Power-On Reset.

Table 14. CTR2(D)02H: Counter/Timer16 Control Register

| Field            | Bit Position |     | Value | Description               |
|------------------|--------------|-----|-------|---------------------------|
| T16_Enable       | 7            | R   | 0*    | Counter Disabled          |
|                  |              |     | 1     | Counter Enabled           |
|                  |              | W   | 0     | Stop Counter              |
|                  |              |     | 1     | Enable Counter            |
| Single/Modulo-N  | -6           | R/W |       | Transmit Mode             |
|                  |              |     | 0*    | Modulo-N                  |
|                  |              |     | 1     | Single Pass               |
|                  |              |     |       | Demodulation Mode         |
|                  |              |     | 0     | T16 Recognizes Edge       |
|                  |              |     | 1     | T16 Does Not Recognize    |
|                  |              |     |       | Edge                      |
| Time_Out         | 5            | R   | 0*    | No Counter Timeout        |
|                  |              |     | 1     | Counter Timeout           |
|                  |              |     |       | Occurred                  |
|                  |              | W   | 0     | No Effect                 |
|                  |              |     | 1     | Reset Flag to 0           |
| T16 _Clock       | 43           | R/W | 00**  | SCLK                      |
|                  |              |     | 01    | SCLK/2                    |
|                  |              |     | 10    | SCLK/4                    |
|                  |              |     | 11    | SCLK/8                    |
| Capture_INT_Mask | 2            | R/W | 0**   | Disable Data Capture Int. |
|                  |              |     | 1     | Enable Data Capture Int.  |
| Counter_INT_Mask | 1-           | R/W | 0     | Disable Timeout Int.      |
|                  |              |     | 1     | Enable Timeout Int.       |
| P35_Out          | 0            | R/W | 0*    | P35 as Port Output        |
|                  |              |     | 1     | T16 Output on P35         |

#### Note:

#### T16\_Enable

This field enables T16 when set to 1.

### Single/Modulo-N

In TRANSMIT Mode, when set to 0, the counter reloads the initial value when it reaches the terminal count. When set to 1, the counter stops when the terminal count is reached.

<sup>\*</sup>Indicates the value upon Power-On Reset.

<sup>\*\*</sup>Indicates the value upon Power-On Reset.Not reset with Stop Mode recovery.

into LO8; if it is a negative edge, data is put into HI8. From that point, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt can be generated if enabled (CTR0, D2). Meanwhile, T8 is loaded with FFh and starts counting again. If T8 reaches 0, the timeout status bit (CTR0, D5) is set, and an interrupt can be generated if enabled (CTR0, D1). T8 then continues counting from FFH (see Figure 23 and Figure 24).



Figure 23. Demodulation Mode Count Capture Flowchart



Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFEH. Transition from 0 to FFFFH is not a timeout condition.



Figure 26. T16\_OUT in Single-Pass Mode



Figure 27. T16\_OUT in Modulo-N Mode

#### **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting.

#### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).





Figure 34. SCLK Circuit

#### Stop-Mode Recovery Source (D2, D3, and D4)

These three bits of the SMR specify the wake-up source of the Stop recovery (Figure 35 and Table 19).

## Stop-Mode Recovery Register 2—SMR2(F)0DH

Table 18 lists and briefly describes the fields for this register.

Table 18. SMR2(F)0DH:Stop Mode Recovery Register 2\*

| Field          | Bit Position |   | Value            | Description                  |
|----------------|--------------|---|------------------|------------------------------|
| Reserved       | 7            |   | 0                | Reserved (Must be 0)         |
| Recovery Level | -6           | W | 0 <sup>†</sup>   | Low                          |
| ·              |              |   | 1                | High                         |
| Reserved       | 5            |   | 0                | Reserved (Must be 0)         |
| Source         | 432          | W | 000 <sup>†</sup> | A. POR Only                  |
|                |              |   | 001              | B. NAND of P23-P20           |
|                |              |   | 010              | C. NAND of P27-P20           |
|                |              |   | 011              | D. NOR of P33-P31            |
|                |              |   | 100              | E. NAND of P33-P31           |
|                |              |   | 101              | F. NOR of P33-P31, P00, P07  |
|                |              |   | 110              | G. NAND of P33-P31, P00, P07 |
|                |              |   | 111              | H. NAND of P33-P31, P22-P20  |
| Reserved       | 10           |   | 00               | Reserved (Must be 0)         |

#### Notes:

\* Port pins configured as outputs are ignored as a SMR recovery source. † Indicates the value upon Power-On Reset

z i L o G | 57



Figure 35. Stop Mode Recovery Source

### SMR2(0F)0DH



Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

- \* Default setting after reset
- \* \* At the XOR gate input

Figure 46. Stop Mode Recovery Register 2 ((0F)0DH:D2-D4, D6 Write Only)

## R248 P01M(F8H)



<sup>\*</sup> Default setting after reset; only P00, P01 and P07 are available in 20-pin configurations.

Figure 50. Port 0 and 1 Mode Register (F8H: Write Only)

# **Package Information**

Package information for all versions of Z8 GP<sup>TM</sup> OTP MCU Family are depicted in Figures 58 through Figure 68.



Figure 58. 20-Pin CDIP Package



| CVMDOI | MILLI | METER | INCH |      |
|--------|-------|-------|------|------|
| SYMBOL | MIN   |       | MIN  | MAX  |
| A      | 2.40  | 2.64  | .094 | .104 |
| A1     | 0.10  | 0.30  | .004 | .012 |
| A2     | 2.24  | 2.44  | .088 | .096 |
| В      | 0.36  | 0.46  | .014 | .018 |
| С      | 0.23  | 0.30  | .009 | .012 |
| D      | 17.78 | 18.00 | .700 | .710 |
| E      | 7.40  | 7.60  | .291 | .299 |
| е      | 1.27  | BSC   | .050 | BSC  |
| Н      | 10.00 | 10.65 | .394 | .419 |
| h      | 0.30  | 0.71  | .012 | .028 |
| L      | 0.61  | 1.00  | .024 | .039 |
| Q1     | 0.97  | 1.09  | .038 | .043 |



CONTROLLING DIMENSIONS : MM LEADS ARE COPLANAR WITHIN .004 INCH.



Figure 63. 28-Pin SOIC Package Diagram



Figure 66. 40-Pin CDIP Package



Figure 67. 40-Pin PDIP Package Diagram

| SYMBOL  | MILLIN | METER | INC   | Н     |
|---------|--------|-------|-------|-------|
| SIMIDOL | MIN    | MAX   | MIN   | MAX   |
| A1      | 0.51   | 1.02  | .020  | .040  |
| A2      | 3.18   | 3.94  | .125  | .155  |
| В       | 0.38   | 0.53  | .015  | .021  |
| B1      | 1.02   | 1.52  | .040  | .060  |
| С       | 0.23   | 0.38  | .009  | .015  |
| D       | 52.07  | 52.58 | 2.050 | 2.070 |
| E       | 15.24  | 15.75 | .600  | .620  |
| E1      | 13.59  | 14.22 | .535  | .560  |
| e       | 2.54   | TYP   | .100  | TYP   |
| eA      | 15.49  | 16.76 | .610  | .660  |
| L       | 3.05   | 3.81  | .120  | .150  |
| Q1      | 1.40   | 1.91  | .055  | .075  |
| S       | 1.52   | 2.29  | .060  | .090  |

CONTROLLING DIMENSIONS : INCH



| 16KB Standard Temperature: 0° to +70°C |                     |                |                     |
|----------------------------------------|---------------------|----------------|---------------------|
| Part Number                            | Description         | Part Number    | Description         |
| ZGP323LSH4816C                         | 48-pin SSOP 16K OTP | ZGP323LSS2816C | 28-pin SOIC 16K OTP |
| ZGP323LSP4016C                         | 40-pin PDIP 16K OTP | ZGP323LSH2016C | 20-pin SSOP 16K OTP |
| ZGP323LSH2816C                         | 28-pin SSOP 16K OTP | ZGP323LSP2016C | 20-pin PDIP 16K OTP |
| ZGP323LSP2816C                         | 28-pin PDIP 16K OTP | ZGP323LSS2016C | 20-pin SOIC 16K OTP |

| 16KB Extended Temperature: -40° to +105°C |                |                     |                |                     |
|-------------------------------------------|----------------|---------------------|----------------|---------------------|
|                                           | Part Number    | Description         | Part Number    | Description         |
|                                           | ZGP323LEH4816C | 48-pin SSOP 16K OTP | ZGP323LES2816C | 28-pin SOIC 16K OTP |
|                                           | ZGP323LEP4016C | 40-pin PDIP 16K OTP | ZGP323LES2016C | 20-pin SOIC 16K OTP |
|                                           | ZGP323LEH2816C | 28-pin SSOP 16K OTP | ZGP323LEH2016C | 20-pin SSOP 16K OTP |
|                                           | ZGP323LEP2816C | 28-pin PDIP 16K OTP | ZGP323LEP2016C | 20-pin PDIP 16K OTP |

| 16KB Automotive Temperature: -40° to +125°C    |                     |                |                     |
|------------------------------------------------|---------------------|----------------|---------------------|
| Part Number                                    | Description         | Part Number    | Description         |
| ZGP323LAH4816C                                 | 48-pin SSOP 16K OTP | ZGP323LAS2816C | 28-pin SOIC 16K OTP |
| ZGP323LAP4016C                                 | 40-pin PDIP 16K OTP | ZGP323LAH2016C | 20-pin SSOP 16K OTP |
| ZGP323LAH2816C                                 | 28-pin SSOP 16K OTP | ZGP323LAP2016C | 20-pin PDIP 16K OTP |
| ZGP323LAP2816C                                 | 28-pin PDIP 16K OTP | ZGP323LAS2016C | 20-pin SOIC 16K OTP |
|                                                |                     |                |                     |
| Note: Replace C with G for Lead-Free Packaging |                     |                |                     |

PS023702-1004 Preliminary Ordering Information



| 4KB Standard Temperature: 0° to +70°C |                    |                |                    |
|---------------------------------------|--------------------|----------------|--------------------|
| Part Number                           | Description        | Part Number    | Description        |
| ZGP323LSH4804C                        | 48-pin SSOP 4K OTP | ZGP323LSS2804C | 28-pin SOIC 4K OTP |
| ZGP323LSP4004C                        | 40-pin PDIP 4K OTP | ZGP323LSH2004C | 20-pin SSOP 4K OTP |
| ZGP323LSH2804C                        | 28-pin SSOP 4K OTP | ZGP323LSP2004C | 20-pin PDIP 4K OTP |
| ZGP323LSP2804C                        | 28-pin PDIP 4K OTP | ZGP323LSS2004C | 20-pin SOIC 4K OTP |

| 4KB Extended Temperature: -40° to +105°C |                    |                |                    |  |
|------------------------------------------|--------------------|----------------|--------------------|--|
| Part Number                              | Description        | Part Number    | Description        |  |
| ZGP323LEH4804C                           | 48-pin SSOP 4K OTP | ZGP323LES2804C | 28-pin SOIC 4K OTP |  |
| ZGP323LEP4004C                           | 40-pin PDIP 4K OTP | ZGP323LEH2004C | 20-pin SSOP 4K OTP |  |
| ZGP323LEH2804C                           | 28-pin SSOP 4K OTP | ZGP323LEP2004C | 20-pin PDIP 4K OTP |  |
| ZGP323LEP2804C                           | 28-pin PDIP 4K OTP | ZGP323LES2004C | 20-pin SOIC 4K OTP |  |

| 4KB Automotive Temperature: -40° to +125°C |                    |                |                    |
|--------------------------------------------|--------------------|----------------|--------------------|
| Part Number                                | Description        | Part Number    | Description        |
| ZGP323LAH4804C                             | 48-pin SSOP 4K OTP | ZGP323LAS2804C | 28-pin SOIC 4K OTP |
| ZGP323LAP4004C                             | 40-pin PDIP 4K OTP | ZGP323LAH2004C | 20-pin SSOP 4K OTP |
| ZGP323LAH2804C                             | 28-pin SSOP 4K OTP | ZGP323LAP2004C | 20-pin PDIP 4K OTP |
| ZGP323LAP2804C                             | 28-pin PDIP 4K OTP | ZGP323LAS2004C | 20-pin SOIC 4K OTP |

Note: Replace C with G for Lead-Free Packaging

Additional Components

| Part Number    | Description         | Part Number    | Description        |
|----------------|---------------------|----------------|--------------------|
| ZGP323ICE01ZEM | Emulator/programmer | ZGP32300100ZPR | Programming System |

T8 and T16 common control functions 65 Т T8/T16 control 68 T16 transmit mode 44 TC16H(D)07h 30 T16 Capture HI 30 TC16L(D)06h 31 T8 transmit mode 38 TC8 control 64 T8\_Capture\_HI 30 TC8H(D)05h 31 test conditions, standard 10 TC8L(D)04h 31 test load diagram 10 voltage detection 69 timing diagram, AC 14 watch-dog timer 73 transmit mode flowchart 39 register description Counter/Timer2 LS-Byte Hold 31 Counter/Timer2 MS-Byte Hold 30 V Counter/Timer8 Control 31 VCC 5 Counter/Timer8 High Hold 31 voltage Counter/Timer8 Low Hold 31 brown-out/standby 62 CTR2 Counter/Timer 16 Control 35 detection and flags 63 CTR3 T8/T16 Control 37 voltage detection register 69 Stop Mode Recovery2 38 T16 Capture LO 30 T8 and T16 Common functions 33 W T8\_Capture\_HI 30 watch-dog timer T8 Capture LO 30 mode registerwatch-dog timer mode regisregister file 28 ter 60 expanded 24 time select 61 register pointer 27 detail 29 reset pin function 23 X resets and WDT 61 XTAL15 XTAL1 pin function 16 XTAL25 S XTAL2 pin function 16 SCLK circuit 56 single-pass mode T16\_OUT 45 T8 OUT 41 stack 29 standard test conditions 10 standby modes 1 stop instruction, counter/timer 52 stop mode recovery 2 register 59 source 57 stop mode recovery 2 59 stop mode recovery register 55