



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                               |
|----------------------------|---------------------------------------------------------------|
| Product Status             | Obsolete                                                      |
| Core Processor             | Z8                                                            |
| Core Size                  | 8-Bit                                                         |
| Speed                      | 8MHz                                                          |
| Connectivity               | -                                                             |
| Peripherals                | HLVD, POR, WDT                                                |
| Number of I/O              | 24                                                            |
| Program Memory Size        | 4KB (4K x 8)                                                  |
| Program Memory Type        | OTP                                                           |
| EEPROM Size                | -                                                             |
| RAM Size                   | 237 x 8                                                       |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                     |
| Data Converters            | -                                                             |
| Oscillator Type            | Internal                                                      |
| Operating Temperature      | 0°C ~ 70°C (TA)                                               |
| Mounting Type              | Surface Mount                                                 |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                |
| Supplier Device Package    | -                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/zgp323lss2804c00tr |



Figure 2. Counter/Timers Diagram

# **Pin Description**

The pin configuration for the 20-pin PDIP/SOIC/SSOP is illustrated in Figure 3 and described in Table 3. The pin configuration for the 28-pin PDIP/SOIC/SSOP are depicted in Figure 4 and described in Table 4. The pin configurations for the 40-pin PDIP and 48-pin SSOP versions are illustrated in Figure 5, Figure 6, and described in Table 5.

For customer engineering code development, a UV eraseable windowed cerdip packaging is offered in 20-pin, 28-pin, and 40-pin configurations. ZiLOG does not recommend nor guarantee these packages for use in production.







Figure 6. 48-Pin SSOP Pin Configuration

Table 5. 40- and 48-Pin Configuration

| 40-Pin PDIP/CDIP* # | 48-Pin SSOP# | Symbol |
|---------------------|--------------|--------|
| 26                  | 31           | P00    |
| 27                  | 32           | P01    |
| 30                  | 35           | P02    |
| 34                  | 41           | P03    |
| 5                   | 5            | P04    |
| 6                   | 7            | P05    |
| 7                   | 8            | P06    |
| 10                  | 11           | P07    |
| 28                  | 33           | P10    |
| 29                  | 34           | P11    |
| 32                  | 39           | P12    |



Table 8. DC Characteristics (Continued)

|                  | T <sub>A</sub> = 0°C to +70°C |          |     |     |     |       |                                                           |       |
|------------------|-------------------------------|----------|-----|-----|-----|-------|-----------------------------------------------------------|-------|
| Symbol           | Parameter                     | $V_{CC}$ | Min | Тур | Max | Units | Conditions                                                | Notes |
| I <sub>CC1</sub> | Standby Current               | 2.0      |     |     | 3   | mΑ    | $V_{IN} = 0V$ , $V_{CC}$ at 8.0MHz                        | 1, 2  |
|                  | (HALT Mode)                   | 3.6      |     |     | 5   |       | Same as above                                             | 1, 2  |
|                  |                               | 2.0      |     |     | 2   |       | Clock Divide-by-16 at 8.0MHz                              | 1, 2  |
|                  |                               | 3.6      |     |     | 4   |       | Same as above                                             | 1, 2  |
| I <sub>CC2</sub> | Standby Current (Stop         | 2.0      |     |     | 8   | μΑ    | V <sub>IN</sub> = 0 V, V <sub>CC</sub> WDT is not Running | 3     |
|                  | Mode)                         | 3.6      |     |     | 10  | μΑ    | Same as above                                             | 3     |
|                  |                               | 2.0      |     |     | 500 | μΑ    | $V_{IN} = 0 \text{ V}, V_{CC} \text{ WDT is Running}$     | 3     |
|                  |                               | 3.6      |     |     | 800 | μA    | Same as above                                             | 3     |
| I <sub>LV</sub>  | Standby Current               |          |     |     | 10  | μΑ    | Measured at 1.3V                                          | 4     |
|                  | (Low Voltage)                 |          |     |     |     |       |                                                           |       |
| V <sub>BO</sub>  | V <sub>CC</sub> Low Voltage   |          |     |     | 2.0 | V     | 8MHz maximum                                              |       |
|                  | Protection                    |          |     |     |     |       | Ext. CLK Freq.                                            |       |
| $V_{LVD}$        | Vcc Low Voltage               |          |     | 2.4 |     | V     |                                                           |       |
|                  | Detection                     |          |     |     |     |       |                                                           |       |
| $V_{HVD}$        | Vcc High Voltage              |          |     | 2.7 |     | V     |                                                           |       |
|                  | Detection                     |          |     |     |     |       |                                                           |       |

#### Notes:

- 1. All outputs unloaded, inputs at rail.
- 2. CL1 = CL2 = 100 pF.
- 3. Oscillator stopped.
- Oscillator stops when V<sub>CC</sub> falls below V<sub>BO</sub> limit.
   It is strongly recommended to add a filter capacitor (minimum 0.1 μF), physically close to the V<sub>DD</sub> and V<sub>SS</sub> pins if operating voltage fluctuations are anticipated, such as those resulting from driving an Infrared LED.

**Table 10. AC Characteristics** 

|    |                  | 8.0MHz                               |                                          |                     |         |                      | Watch-Dog<br>Timer |                              |
|----|------------------|--------------------------------------|------------------------------------------|---------------------|---------|----------------------|--------------------|------------------------------|
| No | Symbol           | Parameter                            | V <sub>CC</sub>                          | Minimum             | Maximum | Units                | Notes              | Mode<br>Register<br>(D1, D0) |
| 1  | ТрС              | Input Clock Period                   | 2.0-3.6                                  | 121                 | DC      | ns                   | 1                  |                              |
| 2  | TrC,TfC          | Clock Input Rise and Fall Times      | 2.0-3.6                                  |                     | 25      | ns                   | 1                  |                              |
| 3  | TwC              | Input Clock Width                    | 2.0-3.6                                  | 37                  |         | ns                   | 1                  |                              |
| 4  | TwTinL           | Timer Input<br>Low Width             | 2.0<br>3.6                               | 100<br>70           |         | ns                   | 1                  |                              |
| 5  | TwTinH           | Timer Input High<br>Width            | 2.0-3.6                                  | 3ТрС                |         |                      | 1                  |                              |
| 6  | TpTin            | Timer Input Period                   | 2.0-3.6                                  | 8ТрС                |         |                      | 1                  |                              |
| 7  | TrTin,TfTin      | Timer Input Rise and Fall Timers     | 2.0-3.6                                  |                     | 100     | ns                   | 1                  |                              |
| 8  | TwlL             | Interrupt Request<br>Low Time        | 2.0<br>3.6                               | 100<br>70           |         | ns                   | 1, 2               |                              |
| 9  | TwlH             | Interrupt Request<br>Input High Time | 2.0-3.6                                  | 5TpC                |         |                      | 1, 2               |                              |
| 10 | Twsm             | Stop-Mode<br>Recovery Width          | 2.0-3.6                                  | 12                  |         | ns                   | 3                  |                              |
|    |                  | Spec                                 |                                          | 10TpC               |         |                      | 4                  |                              |
| 11 | Tost             | Oscillator<br>Start-Up Time          | 2.0-3.6                                  |                     | 5TpC    |                      | 4                  |                              |
| 12 | Twdt             | Watch-Dog Timer<br>Delay Time        | 2.0–3.6<br>2.0–3.6<br>2.0–3.6<br>2.0–3.6 | 5<br>10<br>20<br>80 |         | ms<br>ms<br>ms<br>ms |                    | 0, 0<br>0, 1<br>1, 0<br>1, 1 |
| 13 | T <sub>POR</sub> | Power-On Reset                       | 2.0-3.6                                  | 2.5                 | 10      | ms                   |                    |                              |

- 1. Timing Reference uses 0.9  $V_{CC}$  for a logic 1 and 0.1  $V_{CC}$  for a logic 0. 2. Interrupt request through Port 3 (P33–P31).
- 3. SMR D5 = 1.
- 4. SMR D5 = 0.



Z8 GP OTP 4 — Port 0 (I/O)



Figure 9. Port 0 Configuration

# Port 1 (P17-P10)

Port 1 (see Figure 10) Port 1 can be configured for standard port input or output mode. After POR, Port 1 is configured as an input port. The output drivers are either push-pull or open-drain and are controlled by bit D1 in the PCON register.

**Note:** The Port 1 direction is reset to be input following an SMR.





Figure 12. Port 3 Configuration

Two on-board comparators process analog signals on P31 and P32, with reference to the voltage on Pref1 and P33. The analog function is enabled by programming the Port 3 Mode Register (bit 1). P31 and P32 are programmable as rising, falling, or both edge triggered interrupts (IRQ register bits 6 and 7). Pref1 and P33 are the comparator reference voltage inputs. Access to the Counter Timer edge-detection circuit is through P31 or P20 (see "T8 and T16 Common Functions—



Figure 14. Program Memory Map (32K OTP)

# **Expanded Register File**

The register file has been expanded to allow for additional system control registers and for mapping of additional peripheral devices into the register address area. The Z8<sup>®</sup> register address space (R0 through R15) has been implemented as 16 banks, with 16 registers per bank. These register groups are known as the



**Note:** The letter h denotes hexadecimal values.

Transition from 0 to FFh is not a timeout condition.



**Caution:** Using the same instructions for stopping the counter/timers and setting the status bits is not recommended.

Two successive commands are necessary. First, the counter/timers must be stopped. Second, the status bits must be reset. These commands are required because it takes one counter/timer clock interval for the initiated event to actually occur. See Figure 21 and Figure 22.



Figure 21. T8\_OUT in Single-Pass Mode



Figure 22. T8\_OUT in Modulo-N Mode

#### **T8 Demodulation Mode**

The user must program TC8L and TC8H to FFH. After T8 is enabled, when the first edge (rising, falling, or both depending on CTR1, D5; D4) is detected, it starts to count down. When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current value of T8 is complemented and put into one of the capture registers. If it is a positive edge, data is put



Figure 24. Demodulation Mode Flowchart

#### **T16 Transmit Mode**

In NORMAL or PING-PONG mode, the output of T16 when not enabled, is dependent on CTR1, D0. If it is a 0, T16\_OUT is a 1; if it is a 1, T16\_OUT is 0. You can force the output of T16 to either a 0 or 1 whether it is enabled or not by programming CTR1 D3; D2 to a 10 or 11.

When T16 is enabled, TC16H \* 256 + TC16L is loaded, and T16\_OUT is switched to its initial value (CTR1, D0). When T16 counts down to 0, T16\_OUT is toggled (in NORMAL or PING-PONG mode), an interrupt (CTR2, D1) is generated (if enabled), and a status bit (CTR2, D5) is set. See Figure 25.



Figure 25. 16-Bit Counter/Timer Circuits

**Note:** Global interrupts override this function as described in "Interrupts" on page 48.

If T16 is in SINGLE-PASS mode, it is stopped at this point (see Figure 26). If it is in Modulo-N Mode, it is loaded with TC16H \* 256 + TC16L, and the counting continues (see Figure 27).

You can modify the values in TC16H and TC16L at any time. The new values take effect when they are loaded.



Do not load these registers at the time the values are to be loaded into the counter/timer to ensure known operation. An initial count of 1 is not allowed. An initial count of 0 causes T16 to count from 0 to FFFFH to FFFEH. Transition from 0 to FFFFH is not a timeout condition.



Figure 26. T16\_OUT in Single-Pass Mode



Figure 27. T16\_OUT in Modulo-N Mode

#### **T16 DEMODULATION Mode**

The user must program TC16L and TC16H to FFH. After T16 is enabled, and the first edge (rising, falling, or both depending on CTR1 D5; D4) is detected, T16 captures H116 and LO16, reloads, and begins counting.

### If D6 of CTR2 Is 0

When a subsequent edge (rising, falling, or both depending on CTR1, D5; D4) is detected during counting, the current count in T16 is complemented and put into HI16 and LO16. When data is captured, one of the edge detect status bits (CTR1, D1; D0) is set, and an interrupt is generated if enabled (CTR2, D2). T16 is loaded with FFFFH and starts again.

This T16 mode is generally used to measure space time, the length of time between bursts of carrier signal (marks).



#### If D6 of CTR2 Is 1

T16 ignores the subsequent edges in the input signal and continues counting down. A timeout of T8 causes T16 to capture its current value and generate an interrupt if enabled (CTR2, D2). In this case, T16 does not reload and continues counting. If the D6 bit of CTR2 is toggled (by writing a 0 then a 1 to it), T16 captures and reloads on the next edge (rising, falling, or both depending on CTR1, D5; D4), continuing to ignore subsequent edges.

This T16 mode generally measures mark time, the length of an active carrier signal burst.

If T16 reaches 0, T16 continues counting from FFFFh. Meanwhile, a status bit (CTR2 D5) is set, and an interrupt timeout can be generated if enabled (CTR2 D1).

### **Ping-Pong Mode**

This operation mode is only valid in TRANSMIT Mode. T8 and T16 must be programmed in Single-Pass mode (CTR0, D6; CTR2, D6), and Ping-Pong mode must be programmed in CTR1, D3; D2. The user can begin the operation by enabling either T8 or T16 (CTR0, D7 or CTR2, D7). For example, if T8 is enabled, T8\_OUT is set to this initial value (CTR1, D1). According to T8\_OUT's level, TC8H or TC8L is loaded into T8. After the terminal count is reached, T8 is disabled, and T16 is enabled. T16\_OUT then switches to its initial value (CTR1, D0), data from TC16H and TC16L is loaded, and T16 starts to count. After T16 reaches the terminal count, it stops, T8 is enabled again, repeating the entire cycle. Interrupts can be allowed when T8 or T16 reaches terminal control (CTR0, D1; CTR2, D1). To stop the ping-pong operation, write 00 to bits D3 and D2 of CTR1. See Figure 28.



**Note:** Enabling ping-pong operation while the counter/timers are running might cause intermittent counter/timer function. Disable the counter/timers and reset the status flags before instituting this operation.

### SMR(0F)0BH



- \* Default after Power On Reset or Watch-Dog Reset
- \* \* Set after STOP Mode Recovery
- \* \* \* At the XOR gate input
- \* \* \* \* Default setting after reset. Must be 1 if using a crystal or resonator clock source.

Figure 33. STOP Mode Recovery Register

## SCLK/TCLK Divide-by-16 Select (D0)

D0 of the SMR controls a divide-by-16 prescaler of SCLK/TCLK (Figure 34). This control selectively reduces device power consumption during normal processor execution (SCLK control) and/or Halt Mode (where TCLK sources interrupt logic). After Stop Mode Recovery, this bit is set to a 0.

z i L o G | 57



Figure 35. Stop Mode Recovery Source

# **Stop Mode Recovery Register 2 (SMR2)**

This register determines the mode of Stop Mode Recovery for SMR2 (Figure 36). SMR2(0F)DH



Note: If used in conjunction with SMR, either of the two specified events causes a Stop-Mode Recovery.

Figure 36. Stop Mode Recovery Register 2 ((0F)DH:D2-D4, D6 Write Only)

If SMR2 is used in conjunction with SMR, either of the specified events causes a Stop Mode Recovery.

**Note:** Port pins configured as outputs are ignored as an SMR or SMR2 recovery source. For example, if the NAND or P23–P20 is selected as the recovery source and P20 is configured as an output, the remaining SMR pins (P23–P21) form the NAND equation.

<sup>\*</sup> Default setting after reset

<sup>\* \*</sup> At the XOR gate input



# **Expanded Register File Control Registers (0D)**

The expanded register file control registers (0D) are depicted in Figure 39 through Figure 43.



<sup>\*</sup> Default setting after reset

Figure 39. TC8 Control Register ((0D)O0H: Read/Write Except Where Noted)

<sup>\*\*</sup>Default setting after reset. Not reset with Stop Mode recovery.



Figure 61. 20-Pin SSOP Package Diagram





| <br> |  | U U L L H | A1 |  |
|------|--|-----------|----|--|
|      |  | _         |    |  |

OPTION TABLE
OPTION # PACKAGE
01 STANDARD
02 IDF

Note: ZILOG supplies both options for production. Component layout PCB design should cover bigger option 01.

Figure 64. 28-Pin PDIP Package Diagram

| SYMBOL | OPT# | MILLIN   | IETER . | INCH  |       |  |
|--------|------|----------|---------|-------|-------|--|
| SIMBOL | OFI# | MIN      | MAX     | MIN   | MAX   |  |
| A1     |      | 0.38     | 1.02    | .015  | .040  |  |
| A2     |      | 3.18     | 4.19    | .125  | .165  |  |
| В      |      | 0.38     | 0.53    | .015  | .021  |  |
| B1     | 01   | 1.40     | 1.65    | .055  | .065  |  |
| ы      | 02   | 1.14     | 1.40    | .045  | .055  |  |
| С      |      | 0.23     | 0.38    | .009  | .015  |  |
| D      | 01   | 36.58    | 37.34   | 1.440 | 1.470 |  |
|        | 02   | 35.31    | 35.94   | 1.390 | 1.415 |  |
| Е      |      | 15.24    | 15.75   | .600  | .620  |  |
| E1     | 01   | 13.59    | 14.10   | .535  | .555  |  |
|        | 02   | 12.83    | 13.08   | .505  | .515  |  |
| е      |      | 2.54 TYP |         | .100  | BSC   |  |
| eA     |      | 15.49    | 16.76   | .610  | .660  |  |
| L      |      | 3.05     | 3.81    | .120  | .150  |  |
| 01     | 01   | 1.40     | 1.91    | .055  | .075  |  |
| Q1     | 02   | 1.40     | 1.78    | .055  | .070  |  |
| _      | 01   | 1.52     | 2.29    | .060  | .090  |  |
| S      | 02   | 1.02     | 1.52    | .040  | .060  |  |

CONTROLLING DIMENSIONS : INCH



For fast results, contact your local ZiLOG sales office for assistance in ordering the part desired.

### Codes

ZG = ZiLOG General Purpose Family

P = OTP

323 = Family Designation

L = Voltage Range

2V to 3.6V

T = Temperature Range:

S = 0 to 70 degrees C (Standard)

E = -40 to +105 degrees C (Extended)

A = -40 to +125 degrees C (Automotive)

P = Package Type:

K = Windowed Cerdip

P = PDIP

H = SSOP

S = SOIC

## = Number of Pins

CC = Memory Size

M = Packaging Options

C = Non Lead-Free

G = Lead-Free

E = CDIP



# **Precharacterization Product**

The product represented by this document is newly introduced and ZiLOG has not completed the full characterization of the product. The document states what ZiLOG knows about this product at this time, but additional features or nonconformance with some aspects of the document might be found, either by ZiLOG or its customers in the course of further application and characterization work. In addition, ZiLOG cautions that delivery might be uncertain at times, due to start-up yield issues.

ZiLOG, Inc.

532 Race Street

San Jose, CA 95126-3432

Telephone: (408) 558-8500

FAX: 408 558-8300

Internet: <a href="http://www.ZiLOG.com">http://www.ZiLOG.com</a>