



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 48MHz                                                                    |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART              |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                          |
| Number of I/O              | 90                                                                       |
| Program Memory Size        | 512KB (512K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | •                                                                        |
| RAM Size                   | 128K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.85V ~ 3.8V                                                             |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                     |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 112-LFBGA                                                                |
| Supplier Device Package    | 112-BGA (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg890f512-bga112t |
|                            |                                                                          |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.1.19 Backup Real Time Counter (BURTC)

The Backup Real Time Counter (BURTC) contains a 32-bit counter and is clocked either by a 32.768 kHz crystal oscillator, a 32.768 kHz RC oscillator or a 1 kHz ULFRCO. The BURTC is available in all Energy Modes and it can also run in backup mode, making it operational even if the main power should drain out.

## 2.1.20 Low Energy Timer (LETIMER)

The unique LETIMER<sup>TM</sup>, the Low Energy Timer, is a 16-bit timer that is available in energy mode EM2 in addition to EM1 and EM0. Because of this, it can be used for timing and output generation when most of the device is powered down, allowing simple tasks to be performed while the power consumption of the system is kept at an absolute minimum. The LETIMER can be used to output a variety of waveforms with minimal software intervention. It is also connected to the Real Time Counter (RTC), and can be configured to start counting on compare matches from the RTC.

### 2.1.21 Pulse Counter (PCNT)

The Pulse Counter (PCNT) can be used for counting pulses on a single input or to decode quadrature encoded inputs. It runs off either the internal LFACLK or the PCNTn\_S0IN pin as external clock source. The module may operate in energy mode EM0 - EM3.

### 2.1.22 Analog Comparator (ACMP)

The Analog Comparator is used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. Inputs can either be one of the selectable internal references or from external pins. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

### 2.1.23 Voltage Comparator (VCMP)

The Voltage Supply Comparator is used to monitor the supply voltage from software. An interrupt can be generated when the supply falls below or rises above a programmable threshold. Response time and thereby also the current consumption can be configured by altering the current supply to the comparator.

### 2.1.24 Analog to Digital Converter (ADC)

The ADC is a Successive Approximation Register (SAR) architecture, with a resolution of up to 12 bits at up to one million samples per second. The integrated input mux can select inputs from 8 external pins and 6 internal signals.

## 2.1.25 Digital to Analog Converter (DAC)

The Digital to Analog Converter (DAC) can convert a digital value to an analog output voltage. The DAC is fully differential rail-to-rail, with 12-bit resolution. It has two single ended output buffers which can be combined into one differential output. The DAC may be used for a number of different applications such as sensor interfaces or sound output.

## 2.1.26 Operational Amplifier (OPAMP)

The EFM32GG890 features 3 Operational Amplifiers. The Operational Amplifier is a versatile general purpose amplifier with rail-to-rail differential input and rail-to-rail single ended output. The input can be set to pin, DAC or OPAMP, whereas the output can be pin, OPAMP or ADC. The current is programmable and the OPAMP has various internal configurations such as unity gain, programmable gain using internal resistors etc.

### 2.1.27 Low Energy Sensor Interface (LESENSE)

The Low Energy Sensor Interface (LESENSE<sup>TM</sup>), is a highly configurable sensor interface with support for up to 16 individually configurable sensors. By controlling the analog comparators and DAC, LESENSE



| Symbol                | Parameter                                                                         | Condition                                                                                                                                                                                   | Min                  | Тур  | Max                 | Unit |
|-----------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|---------------------|------|
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH                                                                                                                  |                      |      | 0.20V <sub>DD</sub> | V    |
| I <sub>IOLEAK</sub>   | Input leakage cur-<br>rent                                                        | High Impedance IO connected to GROUND or $V_{DD}$                                                                                                                                           |                      | ±0.1 | ±40                 | nA   |
| R <sub>PU</sub>       | I/O pin pull-up resis-<br>tor                                                     |                                                                                                                                                                                             |                      | 40   |                     | kOhm |
| R <sub>PD</sub>       | I/O pin pull-down re-<br>sistor                                                   |                                                                                                                                                                                             |                      | 40   |                     | kOhm |
| R <sub>IOESD</sub>    | Internal ESD series resistor                                                      |                                                                                                                                                                                             |                      | 200  |                     | Ohm  |
| t <sub>IOGLITCH</sub> | Pulse width of puls-<br>es to be removed<br>by the glitch sup-<br>pression filter |                                                                                                                                                                                             | 10                   |      | 50                  | ns   |
|                       |                                                                                   | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance $C_L$ =12.5-25pF.                                                                                                              | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
| t <sub>IOOF</sub>     | Output fall time                                                                  | $\begin{array}{l} \mbox{GPIO}_{Px}\mbox{CTRL}\ \mbox{DRIVEMODE} \\ \mbox{=}\ \mbox{LOW}\ \mbox{and}\ \mbox{load}\ \mbox{capacitance} \\ \mbox{C}_{L}\mbox{=}\ \mbox{350-600pF} \end{array}$ | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
| V <sub>IOHYST</sub>   | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )                | V <sub>DD</sub> = 1.98 - 3.8 V                                                                                                                                                              | 0.10V <sub>DD</sub>  |      |                     | V    |



### Figure 3.4. Typical Low-Level Output Current, 2V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = LOWEST



GPIO\_Px\_CTRL DRIVEMODE = STANDARD



GPIO\_Px\_CTRL DRIVEMODE = LOW



GPIO\_Px\_CTRL DRIVEMODE = HIGH



| Symbol                         | Parameter                                           | Condition                    | Min | Тур              | Max | Unit |
|--------------------------------|-----------------------------------------------------|------------------------------|-----|------------------|-----|------|
|                                |                                                     | f <sub>HFRCO</sub> = 28 MHz  |     | 165              | 190 | μA   |
|                                |                                                     | f <sub>HFRCO</sub> = 21 MHz  |     | 134              | 155 | μA   |
| 1                              | Current consump-                                    | f <sub>HFRCO</sub> = 14 MHz  |     | 106              | 120 | μA   |
| IHFRCO                         | tion (Production test<br>condition = 14MHz)         | f <sub>HFRCO</sub> = 11 MHz  |     | 94               | 110 | μA   |
|                                |                                                     | f <sub>HFRCO</sub> = 6.6 MHz |     | 77               | 90  | μA   |
|                                |                                                     | f <sub>HFRCO</sub> = 1.2 MHz |     | 25               | 32  | μA   |
| TUNESTEP <sub>H-</sub><br>FRCO | Frequency step<br>for LSB change in<br>TUNING value |                              |     | 0.3 <sup>3</sup> |     | %    |

<sup>1</sup>For devices with prod. rev. < 19, Typ = 7MHz and Min/Max values not applicable.

 $^{2}$ For devices with prod. rev. < 19, Typ = 1MHz and Min/Max values not applicable.

<sup>3</sup>The TUNING field in the CMU\_HFRCOCTRL register may be used to adjust the HFRCO frequency. There is enough adjustment range to ensure that the frequency bands above 7 MHz will always have some overlap across supply voltage and temperature. By using a stable frequency reference such as the LFXO or HFXO, a firmware calibration routine can vary the TUNING bits and the frequency band to maintain the HFRCO frequency at any arbitrary value between 7 MHz and 28 MHz across operating conditions.

Figure 3.11. Calibrated HFRCO 1 MHz Band Frequency vs Supply Voltage and Temperature



Figure 3.12. Calibrated HFRCO 7 MHz Band Frequency vs Supply Voltage and Temperature





### 3.9.6 ULFRCO

### Table 3.13. ULFRCO

| Symbol               | Parameter                       | Condition | Min  | Тур   | Мах  | Unit |
|----------------------|---------------------------------|-----------|------|-------|------|------|
| fulfrco              | Oscillation frequen-<br>cy      | 25°C, 3V  | 0.70 |       | 1.75 | kHz  |
| TC <sub>ULFRCO</sub> | Temperature coeffi-<br>cient    |           |      | 0.05  |      | %/°C |
| VC <sub>ULFRCO</sub> | Supply voltage co-<br>efficient |           |      | -18.2 |      | %/V  |

# **3.10 Analog Digital Converter (ADC)**

### Table 3.14. ADC

| Symbol                    | Parameter                                                                             | Condition                                                                                       | Min                  | Тур  | Мах                   | Unit |
|---------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|----------------------|------|-----------------------|------|
| \/                        |                                                                                       | Single ended                                                                                    | 0                    |      | V <sub>REF</sub>      | V    |
| V <sub>ADCIN</sub>        | Input voltage range                                                                   | Differential                                                                                    | -V <sub>REF</sub> /2 |      | V <sub>REF</sub> /2   | V    |
| V <sub>ADCREFIN</sub>     | Input range of exter-<br>nal reference volt-<br>age, single ended<br>and differential |                                                                                                 | 1.25                 |      |                       |      |
| V <sub>ADCREFIN_CH7</sub> | Input range of ex-<br>ternal negative ref-<br>erence voltage on<br>channel 7          | See V <sub>ADCREFIN</sub>                                                                       | 0                    |      | V <sub>DD</sub> - 1.1 | V    |
| V <sub>ADCREFIN_CH6</sub> | Input range of ex-<br>ternal positive ref-<br>erence voltage on<br>channel 6          | See V <sub>ADCREFIN</sub>                                                                       | 0.625                |      | V <sub>DD</sub>       | V    |
| V <sub>ADCCMIN</sub>      | Common mode in-<br>put range                                                          |                                                                                                 | 0                    |      | V <sub>DD</sub>       | V    |
|                           | Input current                                                                         | 2pF sampling capacitors                                                                         |                      | <100 |                       | nA   |
| CMRR <sub>ADC</sub>       | Analog input com-<br>mon mode rejection ratio                                         |                                                                                                 |                      | 65   |                       | dB   |
|                           |                                                                                       | 1 MSamples/s, 12 bit, external reference                                                        |                      | 351  |                       | μA   |
|                           |                                                                                       | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b00 |                      | 67   |                       | μA   |
| I <sub>ADC</sub>          | Average active cur-<br>rent                                                           | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b01 |                      | 63   |                       | μA   |
|                           |                                                                                       | 10 kSamples/s 12 bit, internal<br>1.25 V reference, WARMUP-<br>MODE in ADCn_CTRL set to<br>0b10 |                      | 64   |                       | μA   |
| I <sub>ADCREF</sub>       | Current consump-<br>tion of internal volt-<br>age reference                           | Internal voltage reference                                                                      |                      | 65   |                       | μA   |

### **EFM<sup>®</sup>32**

| Symbol                  | Parameter                                                                          | Condition                                                            | Min | Тур | Мах | Unit                  |
|-------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-----------------------|
| C <sub>ADCIN</sub>      | Input capacitance                                                                  |                                                                      |     | 2   |     | pF                    |
| R <sub>ADCIN</sub>      | Input ON resistance                                                                |                                                                      | 1   |     |     | MOhm                  |
| R <sub>ADCFILT</sub>    | Input RC filter resis-<br>tance                                                    |                                                                      |     | 10  |     | kOhm                  |
| C <sub>ADCFILT</sub>    | Input RC filter/de-<br>coupling capaci-<br>tance                                   |                                                                      |     | 250 |     | fF                    |
| f <sub>ADCCLK</sub>     | ADC Clock Fre-<br>quency                                                           |                                                                      |     |     | 13  | MHz                   |
|                         |                                                                                    | 6 bit                                                                | 7   |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCCONV</sub>    | Conversion time                                                                    | 8 bit                                                                | 11  |     |     | ADC-<br>CLK<br>Cycles |
|                         |                                                                                    | 12 bit                                                               | 13  |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQ</sub>     | Acquisition time                                                                   | Programmable                                                         | 1   |     | 256 | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQVDD3</sub> | Required acquisi-<br>tion time for VDD/3<br>reference                              |                                                                      | 2   |     |     | μs                    |
|                         | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode         |                                                                      |     | 5   |     | μs                    |
| t <sub>ADCSTART</sub>   | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode |                                                                      |     | 1   |     | μs                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence |     | 59  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V reference       |     | 63  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single ended, $V_{DD}$ reference               |     | 65  |     | dB                    |
| SNR <sub>ADC</sub>      | Signal to Noise Ra-                                                                | 1 MSamples/s, 12 bit, differen-<br>tial, internal 1.25V reference    |     | 60  |     | dB                    |
|                         | tio (SNR)                                                                          | 1 MSamples/s, 12 bit, differen-<br>tial, internal 2.5V reference     |     | 65  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, 5V reference                |     | 54  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differential, $V_{DD}$ reference               |     | 67  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, 2xV <sub>DD</sub> reference |     | 69  |     | dB                    |



| Symbol               | Parameter                                          | Condition                                                                | Min | Тур | Max | Unit                                                                            |
|----------------------|----------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|---------------------------------------------------------------------------------|
|                      |                                                    | 200 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 62  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 63  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, single<br>ended, V <sub>DD</sub> reference       |     | 67  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 63  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, 5V reference                  |     | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differential, $V_{DD}$ reference                 | 63  | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, 2xV <sub>DD</sub> reference   |     | 70  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence     |     | 58  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V reference           |     | 62  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, single<br>ended, V <sub>DD</sub> reference         |     | 64  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, internal 1.25V reference        |     | 60  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, internal 2.5V reference         |     | 64  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, 5V reference                    |     | 54  |     | dB                                                                              |
|                      |                                                    | 1 MSamples/s, 12 bit, differential, $V_{DD}$ reference                   |     | 66  |     | dB                                                                              |
| SINAD <sub>ADC</sub> | SIgnal-to-Noise<br>And Distortion-ratio<br>(SINAD) | 1 MSamples/s, 12 bit, differen-<br>tial, 2xV <sub>DD</sub> reference     |     | 68  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 61  |     | dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>dB<br>d |
|                      |                                                    | 200 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 65  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, single ended, V <sub>DD</sub> reference          |     | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 63  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, 5V reference                  |     | 66  |     | dB                                                                              |
|                      |                                                    | 200 kSamples/s, 12 bit, differ-<br>ential, V <sub>DD</sub> reference     | 62  | 65  |     | dB                                                                              |

Figure 3.22. ADC Absolute Offset, Common Mode = Vdd /2



Figure 3.23. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V





| Symbol | Parameter | Condition                                                                                                                                  | Min | Тур  | Max | Unit              |
|--------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|-------------------|
|        |           | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="0&lt;/td"><td></td><td>196</td><td></td><td>μV<sub>RMS</sub></td></f<1> |     | 196  |     | μV <sub>RMS</sub> |
|        |           | V <sub>out</sub> =1V, RESSEL=0, 0.1<br>Hz <f<1 mhz,="" opaxhcmdis="1&lt;/td"><td></td><td>229</td><td></td><td>μV<sub>RMS</sub></td></f<1> |     | 229  |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=0</f<10>                                                                                      |     | 1230 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<10 khz,<br="">OPAxHCMDIS=1</f<10>                                                                                      |     | 2130 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=0</f<1>                                                                                        |     | 1630 |     | μV <sub>RMS</sub> |
|        |           | RESSEL=7, 0.1 Hz <f<1 mhz,<br="">OPAxHCMDIS=1</f<1>                                                                                        |     | 2590 |     | μV <sub>RMS</sub> |

Figure 3.25. OPAMP Common Mode Rejection Ratio



Figure 3.26. OPAMP Positive Power Supply Rejection Ratio



# **4 Pinout and Package**

#### Note

Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32GG890.

### 4.1 Pinout

The *EFM32GG890* pinout is shown in Figure 4.1 (p. 54) and Table 4.1 (p. 54). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.

#### Figure 4.1. EFM32GG890 Pinout (top view, not to scale)



#### Table 4.1. Device Pinout

|       | GA112 Pin#<br>and Name |           | escription      |             |                                        |                              |
|-------|------------------------|-----------|-----------------|-------------|----------------------------------------|------------------------------|
| Pin # | Pin Name               | Analog    | Analog EBI      |             | Communication                          | Other                        |
| A1    | PE15                   | LCD_SEG11 | EBI_AD07 #0/1/2 | TIM3_CC1 #0 | LEU0_RX #2                             |                              |
| A2    | PE14                   | LCD_SEG10 | EBI_AD06 #0/1/2 | TIM3_CC0 #0 | LEU0_TX #2                             |                              |
| A3    | PE12                   | LCD_SEG8  | EBI_AD04 #0/1/2 | TIM1_CC2 #1 | US0_RX #3<br>US0_CLK #0<br>I2C0_SDA #6 | CMU_CLK1 #2<br>LES_ALTEX6 #0 |



|       | GA112 Pin#<br>and Name |                                                | Pin Alterna        | ate Functionality / I                            | Description                           |                                                           |
|-------|------------------------|------------------------------------------------|--------------------|--------------------------------------------------|---------------------------------------|-----------------------------------------------------------|
| Pin # | Pin Name               | Analog                                         | EBI                | Timers                                           | Communication                         | Other                                                     |
| G9    | VSS                    | Ground.                                        |                    |                                                  | · · · · ·                             |                                                           |
| G10   | PC6                    | ACMP0_CH6                                      | EBI_A05 #0/1/2     |                                                  | I2C0_SDA #2<br>LEU1_TX #0             | LES_CH6 #0<br>ETM_TCLK #2                                 |
| G11   | PC7                    | ACMP0_CH7                                      | EBI_A06 #0/1/2     |                                                  | I2C0_SCL #2<br>LEU1_RX #0             | LES_CH7 #0<br>ETM_TD0 #2                                  |
| H1    | PC0                    | ACMP0_CH0<br>DAC0_OUT0ALT #0/<br>OPAMP_OUT0ALT | EBI_A23 #0/1/2     | TIM0_CC1 #4<br>PCNT0_S0IN #2                     | US0_TX #5<br>US1_TX #0<br>I2C0_SDA #4 | LES_CH0 #0<br>PRS_CH2 #0                                  |
| H2    | PC2                    | ACMP0_CH2<br>DAC0_OUT0ALT #2/<br>OPAMP_OUT0ALT | EBI_A25 #0/1/2     | TIM0_CDTI0 #4                                    | US2_TX #0                             | LES_CH2 #0                                                |
| H3    | PD14                   |                                                |                    |                                                  | I2C0_SDA #3                           |                                                           |
| H4    | PA7                    | LCD_SEG35                                      | EBI_CSTFT #0/1/2   |                                                  |                                       |                                                           |
| H5    | PA8                    | LCD_SEG36                                      | EBI_DCLK #0/1/2    | TIM2_CC0 #0                                      |                                       |                                                           |
| H6    | VSS                    | Ground.                                        | L]                 |                                                  |                                       |                                                           |
| H7    | IOVDD_3                | Digital IO power supply 3                      |                    |                                                  |                                       |                                                           |
| H8    | PD8                    | BU_VIN                                         |                    |                                                  |                                       | CMU_CLK1 #1                                               |
| H9    | PD5                    | ADC0_CH5<br>OPAMP_OUT2 #0                      |                    |                                                  | LEU0_RX #0                            | ETM_TD3 #0/2                                              |
| H10   | PD6                    | ADC0_CH6<br>OPAMP_P1                           |                    | LETIM0_OUT0 #0<br>TIM1_CC0 #4<br>PCNT0_S0IN #3   | US1_RX #2<br>I2C0_SDA #1              | LES_ALTEX0 #0<br>ACMP0_O #2<br>ETM_TD0 #0                 |
| H11   | PD7                    | ADC0_CH7<br>OPAMP_N1                           |                    | LETIM0_OUT1 #0<br>TIM1_CC1 #4<br>PCNT0_S1IN #3   | US1_TX #2<br>I2C0_SCL #1              | CMU_CLK0 #2<br>LES_ALTEX1 #0<br>ACMP1_O #2<br>ETM_TCLK #0 |
| J1    | PC1                    | ACMP0_CH1<br>DAC0_OUT0ALT #1/<br>OPAMP_OUT0ALT | EBI_A24 #0/1/2     | TIM0_CC2 #4<br>PCNT0_S1IN #2                     | US0_RX #5<br>US1_RX #0<br>I2C0_SCL #4 | LES_CH1 #0<br>PRS_CH3 #0                                  |
| J2    | PC3                    | ACMP0_CH3<br>DAC0_OUT0ALT #3/<br>OPAMP_OUT0ALT | EBI_NANDREn #0/1/2 | TIM0_CDTI1 #4                                    | US2_RX #0                             | LES_CH3 #0                                                |
| J3    | PD15                   |                                                |                    |                                                  | I2C0_SCL #3                           |                                                           |
| J4    | PA12                   | LCD_BCAP_P                                     | EBI_A00 #0/1/2     | TIM2_CC0 #1                                      |                                       |                                                           |
| J5    | PA9                    | LCD_SEG37                                      | EBI_DTEN #0/1/2    | TIM2_CC1 #0                                      |                                       |                                                           |
| J6    | PA10                   | LCD_SEG38                                      | EBI_VSNC #0/1/2    | TIM2_CC2 #0                                      |                                       |                                                           |
| J7    | PB9                    |                                                | EBI_A03 #0/1/2     |                                                  | U1_TX #2                              |                                                           |
| J8    | PB10                   |                                                | EBI_A04 #0/1/2     |                                                  | U1_RX #2                              |                                                           |
| J9    | PD2                    | ADC0_CH2                                       | EBI_A27 #0/1/2     | TIM0_CC1 #3                                      | US1_CLK #1                            | DBG_SWO #3                                                |
| J10   | PD3                    | ADC0_CH3<br>OPAMP_N2                           |                    | TIM0_CC2 #3                                      | US1_CS #1                             | ETM_TD1 #0/2                                              |
| J11   | PD4                    | ADC0_CH4<br>OPAMP_P2                           |                    |                                                  | LEU0_TX #0                            | ETM_TD2 #0/2                                              |
| К1    | PB7                    | LFXTAL_P                                       |                    | TIM1_CC0 #3                                      | US0_TX #4<br>US1_CLK #0               |                                                           |
| K2    | PC4                    | ACMP0_CH4<br>OPAMP_P0                          | EBI_A26 #0/1/2     | TIM0_CDTI2 #4<br>LETIM0_OUT0 #3<br>PCNT1_S0IN #0 | US2_CLK #0<br>I2C1_SDA #0             | LES_CH4 #0                                                |
| К3    | PA13                   | LCD_BCAP_N                                     | EBI_A01 #0/1/2     | TIM2_CC1 #1                                      |                                       |                                                           |
| K4    | VSS                    | Ground.                                        |                    |                                                  | ·                                     |                                                           |

## **EFM°32**

### ...the world's most energy friendly microcontrollers

| Alternate                       | LOCATION |      |      |      |     |   |   |                                                                                       |
|---------------------------------|----------|------|------|------|-----|---|---|---------------------------------------------------------------------------------------|
| Functionality                   | 0        | 1    | 2    | 3    | 4   | 5 | 6 | Description                                                                           |
| ACMP0_CH2                       | PC2      |      |      |      |     |   |   | Analog comparator ACMP0, channel 2.                                                   |
| ACMP0_CH3                       | PC3      |      |      |      |     |   |   | Analog comparator ACMP0, channel 3.                                                   |
| ACMP0_CH4                       | PC4      |      |      |      |     |   |   | Analog comparator ACMP0, channel 4.                                                   |
| ACMP0_CH5                       | PC5      |      |      |      |     |   |   | Analog comparator ACMP0, channel 5.                                                   |
| ACMP0_CH6                       | PC6      |      |      |      |     |   |   | Analog comparator ACMP0, channel 6.                                                   |
| ACMP0_CH7                       | PC7      |      |      |      |     |   |   | Analog comparator ACMP0, channel 7.                                                   |
| ACMP0_O                         | PE13     | PE2  | PD6  |      |     |   |   | Analog comparator ACMP0, digital output.                                              |
| ACMP1_CH0                       | PC8      |      |      |      |     |   |   | Analog comparator ACMP1, channel 0.                                                   |
| ACMP1_CH1                       | PC9      |      |      |      |     |   |   | Analog comparator ACMP1, channel 1.                                                   |
| ACMP1_CH2                       | PC10     |      |      |      |     |   |   | Analog comparator ACMP1, channel 2.                                                   |
| ACMP1_CH3                       | PC11     |      |      |      |     |   |   | Analog comparator ACMP1, channel 3.                                                   |
| ACMP1_CH4                       | PC12     |      |      |      |     |   |   | Analog comparator ACMP1, channel 4.                                                   |
| ACMP1_CH5                       | PC13     |      |      |      |     |   |   | Analog comparator ACMP1, channel 5.                                                   |
| ACMP1_CH6                       | PC14     |      |      |      |     |   |   | Analog comparator ACMP1, channel 6.                                                   |
| ACMP1_CH7                       | PC15     |      |      |      |     |   |   | Analog comparator ACMP1, channel 7.                                                   |
| ACMP1_O                         | PF2      | PE3  | PD7  |      |     |   |   | Analog comparator ACMP1, digital output.                                              |
| ADC0_CH0                        | PD0      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 0.                             |
| ADC0_CH1                        | PD1      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 1.                             |
| ADC0_CH2                        | PD2      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 2.                             |
| ADC0_CH3                        | PD3      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 3.                             |
| ADC0_CH4                        | PD4      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 4.                             |
| ADC0_CH5                        | PD5      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 5.                             |
| ADC0_CH6                        | PD6      |      | _    |      |     |   |   | Analog to digital converter ADC0, input channel number 6.                             |
| ADC0_CH7                        | PD7      |      |      |      |     |   |   | Analog to digital converter ADC0, input channel number 7.                             |
| BOOT_RX                         | PE11     |      |      |      |     |   |   | Bootloader RX.                                                                        |
| BOOT_TX                         | PE10     |      |      |      |     |   |   | Bootloader TX.                                                                        |
| BU_STAT                         | PE3      |      |      |      |     |   |   | Backup Power Domain status, whether or not the system is i backup mode                |
| BU_VIN                          | PD8      |      |      |      |     |   |   | Battery input for Backup Power Domain                                                 |
| BU_VOUT                         | PE2      |      |      |      |     |   |   | Power output for Backup Power Domain                                                  |
| CMU_CLK0                        | PA2      | PC12 | PD7  |      |     |   |   | Clock Management Unit, clock output number 0.                                         |
| CMU_CLK1                        | PA1      | PD8  | PE12 |      |     |   |   | Clock Management Unit, clock output number 1.                                         |
| OPAMP_N0                        | PC5      |      |      |      |     |   |   | Operational Amplifier 0 external negative input.                                      |
| OPAMP_N1                        | PD7      |      |      |      |     |   |   | Operational Amplifier 1 external negative input.                                      |
| OPAMP_N2                        | PD3      |      |      |      |     |   |   | Operational Amplifier 2 external negative input.                                      |
| DAC0_OUT0 /<br>OPAMP_OUT0       | PB11     |      |      |      |     |   |   | Digital to Analog Converter DAC0_OUT0 /<br>OPAMP output channel number 0.             |
| DAC0_OUT0ALT /<br>OPAMP_OUT0ALT | PC0      | PC1  | PC2  | PC3  | PD0 |   |   | Digital to Analog Converter DAC0_OUT0ALT /<br>OPAMP alternative output for channel 0. |
| DAC0_OUT1 /<br>OPAMP_OUT1       | PB12     |      |      |      |     |   |   | Digital to Analog Converter DAC0_OUT1 /<br>OPAMP output channel number 1.             |
| DAC0_OUT1ALT /<br>OPAMP_OUT1ALT | PC12     | PC13 | PC14 | PC15 | PD1 |   |   | Digital to Analog Converter DAC0_OUT1ALT /<br>OPAMP alternative output for channel 1. |
| OPAMP_OUT2                      | PD5      | PD0  |      |      |     |   |   | Operational Amplifier 2 output.                                                       |

## **EFM<sup>®</sup>32**

### ...the world's most energy friendly microcontrollers

| Alternate     |      |      | L   | OCATIO | N   |     |      |                                                                                                                                                                                                                              |
|---------------|------|------|-----|--------|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2   | 3      | 4   | 5   | 6    | Description                                                                                                                                                                                                                  |
| ETM_TD1       | PD3  | PD13 | PD3 | PA3    |     |     |      | Embedded Trace Module ETM data 1.                                                                                                                                                                                            |
| ETM_TD2       | PD4  | PB15 | PD4 | PA4    |     |     |      | Embedded Trace Module ETM data 2.                                                                                                                                                                                            |
| ETM_TD3       | PD5  | PF3  | PD5 | PA5    |     |     |      | Embedded Trace Module ETM data 3.                                                                                                                                                                                            |
| GPIO_EM4WU0   | PA0  |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| GPIO_EM4WU1   | PA6  |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| GPIO_EM4WU2   | PC9  |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| GPIO_EM4WU3   | PF1  |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| GPIO_EM4WU4   | PF2  |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| GPIO_EM4WU5   | PE13 |      |     |        |     |     |      | Pin can be used to wake the system up from EM4                                                                                                                                                                               |
| HFXTAL_N      | PB14 |      |     |        |     |     |      | High Frequency Crystal negative pin. Also used as external optional clock input pin.                                                                                                                                         |
| HFXTAL_P      | PB13 |      |     |        |     |     |      | High Frequency Crystal positive pin.                                                                                                                                                                                         |
| I2C0_SCL      | PA1  | PD7  | PC7 | PD15   | PC1 | PF1 | PE13 | I2C0 Serial Clock Line input / output.                                                                                                                                                                                       |
| I2C0_SDA      | PA0  | PD6  | PC6 | PD14   | PC0 | PF0 | PE12 | I2C0 Serial Data input / output.                                                                                                                                                                                             |
| I2C1_SCL      | PC5  | PB12 | PE1 |        |     |     |      | I2C1 Serial Clock Line input / output.                                                                                                                                                                                       |
| I2C1_SDA      | PC4  | PB11 | PE0 |        |     |     |      | I2C1 Serial Data input / output.                                                                                                                                                                                             |
| LCD_BCAP_N    | PA13 |      |     |        |     |     |      | LCD voltage booster (optional), boost capacitor, negative pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                          |
| LCD_BCAP_P    | PA12 |      |     |        |     |     |      | LCD voltage booster (optional), boost capacitor, positive pin.<br>If using the LCD voltage booster, connect a 22 nF capacitor<br>between LCD_BCAP_N and LCD_BCAP_P.                                                          |
| LCD_BEXT      | PA14 |      |     |        |     |     |      | LCD voltage booster (optional), boost output. If using the LCD voltage booster, connect a 1 uF capacitor between this pin and VSS.<br>An external LCD voltage may also be applied to this pin if the booster is not enabled. |
|               |      |      |     |        |     |     |      | If AVDD is used directly as the LCD supply voltage, this pin may be left unconnected or used as a GPIO.                                                                                                                      |
| LCD_COM0      | PE4  |      |     |        |     |     |      | LCD driver common line number 0.                                                                                                                                                                                             |
| LCD_COM1      | PE5  |      |     |        |     |     |      | LCD driver common line number 1.                                                                                                                                                                                             |
| LCD_COM2      | PE6  |      |     |        |     |     |      | LCD driver common line number 2.                                                                                                                                                                                             |
| LCD_COM3      | PE7  |      |     |        |     |     |      | LCD driver common line number 3.                                                                                                                                                                                             |
| LCD_SEG0      | PF2  |      |     |        |     |     |      | LCD segment line 0. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                         |
| LCD_SEG1      | PF3  |      |     |        |     |     |      | LCD segment line 1. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                         |
| LCD_SEG2      | PF4  |      |     |        |     |     |      | LCD segment line 2. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                         |
| LCD_SEG3      | PF5  |      |     |        |     |     |      | LCD segment line 3. Segments 0, 1, 2 and 3 are controlled by SEGEN0.                                                                                                                                                         |
| LCD_SEG4      | PE8  |      |     |        |     |     |      | LCD segment line 4. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                         |
| LCD_SEG5      | PE9  |      |     |        |     |     |      | LCD segment line 5. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                         |
| LCD_SEG6      | PE10 |      |     |        |     |     |      | LCD segment line 6. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                         |
| LCD_SEG7      | PE11 |      |     |        |     |     |      | LCD segment line 7. Segments 4, 5, 6 and 7 are controlled by SEGEN1.                                                                                                                                                         |
| LCD_SEG8      | PE12 |      |     |        |     |     |      | LCD segment line 8. Segments 8, 9, 10 and 11 are controlled by SEGEN2.                                                                                                                                                       |



| Alternate     | LOCATION |     |     |   |   |   |   |                                                                                                                                                            |  |  |  |  |
|---------------|----------|-----|-----|---|---|---|---|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Functionality | 0        | 1   | 2   | 3 | 4 | 5 | 6 | Description                                                                                                                                                |  |  |  |  |
| US1_TX        | PC0      | PD0 | PD7 |   |   |   |   | USART1 Asynchronous Transmit.Also used as receive input<br>in half duplex communication.<br>USART1 Synchronous mode Master Output / Slave Input<br>(MOSI). |  |  |  |  |
| US2_CLK       | PC4      | PB5 |     |   |   |   |   | USART2 clock input / output.                                                                                                                               |  |  |  |  |
| US2_CS        | PC5      | PB6 |     |   |   |   |   | USART2 chip select input / output.                                                                                                                         |  |  |  |  |
| US2_RX        | PC3      | PB4 |     |   |   |   |   | USART2 Asynchronous Receive.<br>USART2 Synchronous mode Master Input / Slave Output<br>(MISO).                                                             |  |  |  |  |
| US2_TX        | PC2      | PB3 |     |   |   |   |   | USART2 Asynchronous Transmit.Also used as receive input<br>in half duplex communication.<br>USART2 Synchronous mode Master Output / Slave Input<br>(MOSI). |  |  |  |  |

## 4.3 GPIO Pinout Overview

The specific GPIO pins available in *EFM32GG890* is shown in Table 4.3 (p. 66). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

### Table 4.3. GPIO Pinout

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Port A | PA15      | PA14      | PA13      | PA12      | PA11      | PA10      | PA9      | PA8      | PA7      | PA6      | PA5      | PA4      | PA3      | PA2      | PA1      | PA0      |
| Port B | PB15      | PB14      | PB13      | PB12      | PB11      | PB10      | PB9      | PB8      | PB7      | PB6      | PB5      | PB4      | PB3      | PB2      | PB1      | PB0      |
| Port C | PC15      | PC14      | PC13      | PC12      | PC11      | PC10      | PC9      | PC8      | PC7      | PC6      | PC5      | PC4      | PC3      | PC2      | PC1      | PC0      |
| Port D | PD15      | PD14      | PD13      | PD12      | PD11      | PD10      | PD9      | PD8      | PD7      | PD6      | PD5      | PD4      | PD3      | PD2      | PD1      | PD0      |
| Port E | PE15      | PE14      | PE13      | PE12      | PE11      | PE10      | PE9      | PE8      | PE7      | PE6      | PE5      | PE4      | PE3      | PE2      | PE1      | PE0      |
| Port F | -         | -         | -         | -         | -         | -         | PF9      | PF8      | PF7      | PF6      | PF5      | PF4      | PF3      | PF2      | PF1      | PF0      |

## 4.4 Opamp Pinout Overview

The specific opamp terminals available in EFM32GG890 is shown in Figure 4.2 (p. 67).



### Figure 5.2. BGA112 PCB Solder Mask



 Table 5.2. BGA112 PCB Solder Mask Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) |
|--------|-----------|
| а      | 0.48      |
| b      | 0.80      |
| d      | 8.00      |
| e      | 8.00      |

# **7 Revision History**

## 7.1 Revision 1.40

March 21st, 2016

Added clarification on conditions for INL<sub>ADC</sub> and DNL<sub>ADC</sub> parameters.

Reduced maximum and typical current consumption for all EM0 entries except 48 MHz in the Current Consumption table in the Electrical Characteristics section.

Increased maximum specifications for EM2 current, EM3 current, and EM4 current in the Current Consumption table in the Electrical Characteristics section.

Increased typical specification for EM2 and EM3 current at 85 C in the Current Consumption table in the Electrical Characteristics section.

Added EM2, EM3, and EM4 current consumption vs. temperature graphs.

Added a new EM2 entry and specified the existing specification is for EM0 for the BOD threshold on falling external supply voltage in the Power Management table in the Electrical Characteristics section.

Reduced maximum input leakage current in the GPIO table in the Electrical Characteristics section.

Added a maximum current consumption specification to the LFRCO table in the Electrical Characteristics section.

Added maximum specifications for the active current including references for two channels to the DAC table in the Electrical Characteristics section.

Increased the maximum specification for DAC offset voltage in the DAC table in the Electrical Characteristics section.

Increased the typical specifications for active current with FULLBIAS=1 and capacitive sense internal resistance in the ACMP table in the Electrical Characteristics section.

Added minimum and maximum specifications and updated the typical value for the VCMP offset voltage in the VCMP table in the Electrical Characteristics section.

Removed the maximum specification and reduced the typical value for hysteresis in the VCMP table in the Electrical Characteristics section.

Updated all graphs in the Electrical Characteristics section to display data for 2.0 V as the minimum voltage.

## 7.2 Revision 1.30

May 23rd, 2014

Removed "preliminary" markings

Updated HFRCO figures.

Corrected single power supply voltage minimum value from 1.85V to 1.98V.

Updated Current Consumption information.

Updated Power Management information.

Updated PCB Land Pattern, PCB Solder Mask and PCB Stencil Design figures.

Updated power requirements in the Power Management section.

Removed minimum load capacitance figure and table. Added reference to application note.

Other minor corrections.

## 7.6 Revision 1.00

September 11th, 2012

Updated the HFRCO 1 MHz band typical value to 1.2 MHz.

Updated the HFRCO 7 MHz band typical value to 6.6 MHz.

Other minor corrections.

## 7.7 Revision 0.98

May 25th, 2012

Corrected BGA solder balls material description.

Corrected EM3 current consumption in the Electrical Characteristics section.

## 7.8 Revision 0.96

February 28th, 2012

Added reference to errata document.

Corrected BGA112 package drawing.

Updated PCB land pattern, solder mask and stencil design.

## 7.9 Revision 0.95

September 28th, 2011

Flash configuration for Giant Gecko is now 1024KB or 512KB. For flash sizes below 512KB, see the Leopard Gecko Family.

Corrected operating voltage from 1.8 V to 1.85 V.

Added rising POR level to Electrical Characteristics section.

Updated Minimum Load Capacitance (C<sub>LFXOL</sub>) Requirement For Safe Crystal Startup.

Added Gain error drift and Offset error drift to ADC table.

Added Opamp pinout overview.

Added reference to errata document.

Corrected BGA112 package drawing.

Updated PCB land pattern, solder mask and stencil design.

# A Disclaimer and Trademarks

# A.1 Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

# A.2 Trademark Information

Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISO-modem®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



# List of Equations

| 3.1. Total ACMP Active Current                                      | 43 |
|---------------------------------------------------------------------|----|
| 3.2. VCMP Trigger Level as a Function of Level Setting              | 45 |
| 3.3. Total LCD Current Based on Operational Mode and Internal Boost | 49 |



#### Disclaimer

Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Laboratories and "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

### http://www.silabs.com