Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | | | | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 13 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | ОТР | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | 0°C ~ 70°C (TA) | | Mounting Type | Through Hole | | Package / Case | 18-DIP (0.300", 7.62mm) | | Supplier Device Package | 18-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c712-04-p | #### **Table of Contents** | 1.0 | Device Overview | 5 | |-------|-------------------------------------------------|------| | 2.0 | Memory Organization | 9 | | 3.0 | I/O Ports | . 21 | | 4.0 | I/O Ports Timer0 Module | . 29 | | 5.0 | Timer1 Module | . 31 | | 6.0 | Timer2 Module | . 36 | | 7.0 | Capture/Compare/PWM (CCP) Module(s) | . 39 | | 8.0 | Analog-to-Digital Converter (A/D) Module | | | 9.0 | Special Features of the CPU | | | 10.0 | Instruction Set Summary | . 67 | | 11.0 | Development Support Electrical Characteristics | . 69 | | 12.0 | Electrical Characteristics | . 73 | | 13.0 | Packaging Information | . 89 | | Revis | ion History | . 95 | | Conv | ersion Considerations | . 95 | | | tion from Base-line to Mid-Range Devices | | | Index | | . 97 | | On-Li | ne Support | 101 | | Read | er Response | 102 | | PIC1 | 6C712/716 Product Identification System | 103 | | | | | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. ### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. # 2.2.2.4 PIE1 Register This register contains the individual enable bits for the peripheral interrupts. **Note:** Bit PEIE (INTCON<6>) must be set to enable any peripheral interrupt. # FIGURE 2-7: PIE1 REGISTER (ADDRESS 8Ch) | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|-------|--------|--------|--------|-----------------------------------------------------------------------------| | _ | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR Reset | | bit 7: | Unimpler | nented: R | Read as '0 | , | | | | | | bit 6: | ADIE: A/D Converter Interrupt Enable bit 1 = Enables the A/D interrupt 0 = Disables the A/D interrupt | | | | | | | | | bit 5-3: | Unimpler | nented: R | ead as '0' | | | | | | | bit 2: | CCP1IE: CCP1 Interrupt Enable bit 1 = Enables the CCP1 interrupt 0 = Disables the CCP1 interrupt | | | | | | | | | bit 1: | TMR2IE: TMR2 to PR2 Match Interrupt Enable bit 1 = Enables the TMR2 to PR2 match interrupt 0 = Disables the TMR2 to PR2 match interrupt | | | | | | | | | bit 0: | 0 = Disables the TMR2 to PR2 match interrupt TMR1IE: TMR1 Overflow Interrupt Enable bit 1 = Enables the TMR1 overflow interrupt 0 = Disables the TMR1 overflow interrupt | | | | | | | | ### 2.2.2.6 PCON Register The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. These devices contain an additional bit to differentiate a Brown-out Reset condition from a Power-on Reset condition. Note: If the BODEN Configuration bit is set, BOR is '1' on Power-on Reset. If the BODEN Configuration bit is clear, BOR is unknown on Power-on Reset. The BOR Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN Configuration bit is clear). BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred. # FIGURE 2-9: PCON REGISTER (ADDRESS 8Eh) R = Readable bit N = Writable bit J = Unimplemented bit, read as '0' -n = Value at POR Reset bit 7-2: Unimplemented: Read as '0' bit 1: **POR**: Power-on Reset Status bit 1 = No Power-on Reset occurred 0 = A Power-on Reset occurred (must be set in software after a Power-on Reset occurs) bit 0: BOR: Brown-out Reset Status bit 1 = No Brown-out Reset occurred 0 = A Brown-out Reset occurred (must be set in software after a Brown-out Reset occurs) FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0 FIGURE 3-2: BLOCK DIAGRAM OF RA4/T0CKI PIN # 3.2 PORTB and the TRISB Register PORTB is an 8-bit wide bidirectional port. The corresponding data direction register is TRISB. Setting a TRISB bit (= 1) will make the corresponding PORTB pin an input, (i.e., put the corresponding output driver in a High-Impedance mode). Clearing a TRISB bit (= 0) will make the corresponding PORTB pin an output, (i.e., put the contents of the output latch on the selected pin). #### **EXAMPLE 3-2: INITIALIZING PORTB** ``` BCF STATUS, RP0 CLRF PORTB ; Initialize PORTB by ; clearing output ; data latches BSF STATUS, RP0 ; Select Bank 1 MOVLW 0xCF ; Value used to ; initialize data ; direction MOVWF TRISB ; Set RB<3:0> as inputs ; RB<5:4> as outputs ; RB<7:6> as inputs ``` Each of the PORTB pins has a weak internal pull-up. A single control bit can turn on all the pull-ups. This is performed by clearing bit RBPU (OPTION\_REG<7>). The weak pull-up is automatically turned off when the port pin is configured as an output. The pull-ups are disabled on a Power-on Reset. ### FIGURE 3-3: BLOCK DIAGRAM OF RB0 PIN # TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets | |---------|------------|---------|------------------------------|-------|-------|-------|-------|-------|-------|--------------------------|---------------------------| | 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | uuuu uuuu | | 86h | TRISB | PORTB I | ORTB Data Direction Register | | | | | | | 1111 1111 | 1111 1111 | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | **Legend:** x = unknown, u = unchanged. Shaded cells are not used by PORTB. ### 4.0 TIMERO MODULE The Timer0 module timer/counter has the following features: - 8-bit timer/counter - Readable and writable - · Internal or external clock select - · Edge select for external clock - · 8-bit software programmable prescaler - · Interrupt on overflow from FFh to 00h Figure 4-1 is a simplified block diagram of the Timer0 module. Additional information on timer modules is available in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). # 4.1 Timer0 Operation Timer0 can operate as a timer or as a counter. Timer mode is selected by clearing bit TOCS (OPTION\_REG<5>). In timer mode, the Timer0 module will increment every instruction cycle (without prescaler). If the TMR0 register is written, the increment is inhibited for the following two instruction cycles. The user can work around this by writing an adjusted value to the TMR0 register. Counter mode is selected by setting bit T0CS (OPTION\_REG<5>). In Counter mode, Timer0 will increment on every rising or falling edge of pin RA4/T0CKI. The incrementing edge is determined by the Timer0 Source Edge Select bit T0SE (OPTION\_REG<4>). Clearing bit T0SE selects the rising edge. Restrictions on the external clock input are discussed below. When an external clock input is used for Timer0, it must meet certain requirements. The requirements ensure the external clock can be synchronized with the internal phase clock (Tosc). Also, there is a delay in the actual incrementing of Timer0 after synchronization. Additional information on external clock requirements is available in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). #### 4.2 Prescaler An 8-bit counter is available as a prescaler for the Timer0 module or as a postscaler for the Watchdog Timer, respectively (Figure 4-2). For simplicity, this counter is being referred to as "prescaler" throughout this data sheet. Note that there is only one prescaler available, which is mutually exclusively shared between the Timer0 module and the Watchdog Timer. Thus, a prescaler assignment for the Timer0 module means that there is no prescaler for the Watchdog Timer and vice-versa. The prescaler is not readable or writable. The PSA and PS2:PS0 bits (OPTION\_REG<3:0>) determine the prescaler assignment and prescale ratio. Clearing bit PSA will assign the prescaler to the Timer0 module. When the prescaler is assigned to the Timer0 module, prescale values of 1:2, 1:4, ..., 1:256 are selectable. Setting bit PSA will assign the prescaler to the Watchdog Timer (WDT). When the prescaler is assigned to the WDT, prescale values of 1:1, 1:2, ..., 1:128 are selectable. When assigned to the Timer0 module, all instructions writing to the TMR0 register (e.g., CLRF 1, MOVWF 1, BSF 1, x....etc.) will clear the prescaler. When assigned to WDT, a CLRWDT instruction will clear the prescaler along with the WDT. **Note:** Writing to TMR0 when the prescaler is assigned to Timer0 will clear the prescaler count, but will not change the prescaler assignment. FIGURE 4-1: TIMERO BLOCK DIAGRAM | P | C1 | 6C7 | 712 | <i> </i> 71 | 6 | |---|----|-----|-----|-----------------------------------------|---| | | | | | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | U | NOTES: # 8.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the Charge Holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 8-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 10 $k\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, TACQ, see the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). This equation calculates the acquisition time to within 1/2 LSb error (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy. When the conversion is started, the holding capacitor is disconnected from the input pin. FIGURE 8-4: ANALOG INPUT MODEL Note: # 9.2 Oscillator Configurations #### 9.2.1 OSCILLATOR TYPES The PIC16CXXX can be operated in four different Oscillator modes. The user can program two Configuration bits (FOSC1 and FOSC0) to select one of these four modes: - LP Low-Power Crystal - XT Crystal/Resonator - HS High-Speed Crystal/Resonator - RC Resistor/Capacitor # 9.2.2 CRYSTAL OSCILLATOR/CERAMIC RESONATORS In XT, LP or HS modes, a crystal or ceramic resonator is connected to the OSC1/CLKIN and OSC2/CLKOUT pins to establish oscillation (Figure 9-2). The PIC16CXXX oscillator design requires the use of a parallel cut crystal. Use of a series cut crystal may give a frequency out of the crystal manufacturers specifications. When in XT, LP or HS modes, the device can have an external clock source to drive the OSC1/CLKIN pin (Figure 9-3). FIGURE 9-2: CRYSTAL/CERAMIC RESONATOR OPERATION (HS, XT OR LP OSC CONFIGURATION) - Note 1: See Table 9-1 and Table 9-2 for recommended values of C1 and C2. - 2: A series resistor (RS) may be required for AT strip cut crystals. - **3:** RF varies with the crystal chosen. FIGURE 9-3: EXTERNAL CLOCK INPUT OPERATION (HS, XT OR LP OSC CONFIGURATION) TABLE 9-1: CERAMIC RESONATORS | Ranges Tested: | | | | | | | | |------------------------------------------------|------------------|-----------|-----------|--|--|--|--| | Mode | Freq | OSC1 | OSC2 | | | | | | XT | 455 kHz | 68-100 pF | 68-100 pF | | | | | | | 2.0 MHz | 15-68 pF | 15-68 pF | | | | | | | 4.0 MHz | 15-68 pF | 15-68 pF | | | | | | HS | 8.0 MHz | 10-68 pF | 10-68 pF | | | | | | | 16.0 MHz | 10-22 pF | 10-22 pF | | | | | | These values are for design guidance only. See | | | | | | | | | no | tes at bottom of | f page. | | | | | | TABLE 9-2: CAPACITOR SELECTION FOR CRYSTAL OSCILLATOR | Osc Type | Crystal<br>Freq | , , , | | |----------|-----------------|----------|----------| | LP | 32 kHz | 33 pF | 33 pF | | | 200 kHz | 15 pF | 15 pF | | XT | 200 kHz | 47-68 pF | 47-68 pF | | | 1 MHz | 15 pF | 15 pF | | | 4 MHz | 15 pF | 15 pF | | HS | 4 MHz | 15 pF | 15 pF | | | 8 MHz | 15-33 pF | 15-33 pF | | | 20 MHz | 15-33 pF | 15-33 pF | These values are for design guidance only. See notes at bottom of page. - **Note 1:** Recommended values of C1 and C2 are identical to the ranges tested (Table 9-1). - 2: Higher capacitance increases the stability of the oscillator, but also increases the start-up time. - 3: Since each resonator/crystal has its own characteristics, the user should consult the resonator/crystal manufacturer for appropriate values of external components. - **4:** Rs may be required in HS mode, as well as XT mode to avoid overdriving crystals with low drive level specification. # 9.16 In-Circuit Serial Programming™ PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed. For complete details on serial programming, please refer to the In-Circuit Serial Programming<sup>TM</sup> (ICSP<sup>TM</sup>) Guide, (DS30277). ### 11.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - · Integrated Development Environment - MPLAB® IDE Software - · Assemblers/Compilers/Linkers - MPASM™ Assembler - MPLAB C18 and MPLAB C30 C Compilers - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB ASM30 Assembler/Linker/Library - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB ICE 4000 In-Circuit Emulator - · In-Circuit Debugger - MPLAB ICD 2 - · Device Programmers - PICSTART® Plus Development Programmer - MPLAB PM3 Device Programmer - Low-Cost Demonstration and Development Boards and Evaluation Kits # 11.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit micro-controller market. The MPLAB IDE is a Windows® operating system-based application that contains: - A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - Emulator (sold separately) - In-Circuit Debugger (sold separately) - · A full-featured editor with color-coded context - A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - Visual device initializer for easy register initialization - · Mouse over variable inspection - Drag and drop variables from source to watch windows - · Extensive on-line help - Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers The MPLAB IDE allows you to: - Edit your source files (either assembly or C) - One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information) - · Debug using: - Source files (assembly or C) - Mixed assembly and C - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. # 11.11 PICSTART Plus Development Programmer The PICSTART Plus Development Programmer is an easy-to-use, low-cost, prototype programmer. It connects to the PC via a COM (RS-232) port. MPLAB Integrated Development Environment software makes using the programmer simple and efficient. The PICSTART Plus Development Programmer supports most PIC devices in DIP packages up to 40 pins. Larger pin count devices, such as the PIC16C92X and PIC17C76X, may be supported with an adapter socket. The PICSTART Plus Development Programmer is CE compliant. # 11.12 Demonstration, Development and Evaluation Boards A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification. The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory. The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications. In addition to the PICDEM™ and dsPICDEM™ demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ® security ICs, CAN, IrDA®, PowerSmart® battery management, SEEVAL® evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more. Check the Microchip web page (www.microchip.com) and the latest "Product Selector Guide" (DS00148) for the complete list of demonstration, development and evaluation kits. # 12.3 DC Characteristics: PIC16C712/716-04 (Commercial, Industrial, Extended) PIC16C712716-20 (Commercial, Industrial, Extended) PIC16LC712/716-04 (Commercial, Industrial) | | Standard Operating Conditions (unless otherwise stated) | |--------------------|-----------------------------------------------------------------------------| | | Operating temperature $0^{\circ}C \leq TA \leq +70^{\circ}C$ for commercial | | | -40°C ≤ TA ≤ +85°C for industrial | | | -40°C $\leq$ TA $\leq$ +125°C for extended | | DC CHARACTERISTICS | Operating voltage VDD range as described in DC spec Section 12. | | | "DC Characteristics: PIC16C712/716-04 (Commercial, Industria | | | Extended) PIC16C712/716-20 (Commercial, Industrial, | | | Extended)" and Section 12.2 "DC Characteristics: PIC16LC712/ | 716-04 (Commercial, Industrial)" | Param S<br>No. | Sym. | Characteristic | Min. | Typ† | Max. | Units | | |----------------|------|-----------------------------|------------------|----------|---------|--------|--------------------------| | NO. | | | | - 7 (- 1 | wax. | Uillis | Conditions | | | | | | | | | | | | | Input Low Voltage | | | | | | | V | /IL | I/O ports | | | | | | | D030 | | with TTL buffer | Vss | _ | V8.0 | V | $4.5V \le VDD \le 5.5V$ | | D030A | | | Vss | _ | 0.15VDD | V | otherwise | | D031 | | with Schmitt Trigger buffer | Vss | _ | 0.2VDD | V | | | D032 | | MCLR, OSC1 (in RC mode) | Vss | _ | 0.2VDD | V | | | D033 | | OSC1 (in XT, HS and LP | Vss | _ | 0.3VDD | V | (Note 1) | | | | modes) | | | | | | | | | Input High Voltage | | | | | | | V | /ін | I/O ports | | _ | | | | | D040 | | with TTL buffer | 2.0 | _ | VDD | V | $4.5V \le VDD \le 5.5V$ | | D040A | | | 0.25 <b>V</b> DD | _ | VDD | V | otherwise | | | | | + 0.8V | | | | | | | | | | | | | | | D041 | | with Schmitt Trigger buffer | 0.8VDD | _ | VDD | V | For entire VDD range | | D042 | | MCLR | 0.8VDD | _ | VDD | V | | | D042A | | OSC1 (XT, HS and LP modes) | 0.7VDD | _ | VDD | V | (Note 1) | | D043 | | OSC1 (in RC mode) | 0.9VDD | _ | VDD | V | | | | | Input Leakage Current | | | | | | | | | (Notes 2, 3) | | | | | | | D060 III | IL | I/O ports | _ | _ | ±1 | μΑ | $Vss \le VPIN \le VDD$ , | | | | | | | | | Pin at high-impedance | | D061 | | MCLR, RA4/T0CKI | _ | _ | ±5 | μΑ | $Vss \le VPIN \le VDD$ | | D063 | | OSC1 | _ | _ | ±5 | μΑ | $Vss \le VPIN \le VDD$ , | | | | | | | | | XT, HS and LP osc modes | | D070 IP | PURB | PORTB weak pull-up current | 50 | 250 | 400 | μΑ | VDD = 5V, VPIN = VSS | <sup>\*</sup> These parameters are characterized but not tested. - 2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. - 3: Negative current is defined as current sourced by the pin. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **Note 1:** In RC Oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC MCU be driven with external clock in RC mode. #### 12.4.2 TIMING CONDITIONS The temperature and voltages specified in Table 12-1 apply to all timing specifications, unless otherwise noted. Figure 12-3 specifies the load conditions for the timing specifications. #### TABLE 12-1: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC Standard Operating Conditions (unless otherwise stated) Operating temperature 0°C ≤ TA ≤ +70°C for commercial -40°C ≤ TA ≤ +85°C for industrial -40°C ≤ TA ≤ +125°C for extended AC CHARACTERISTICS Operating voltage VDD range as described in DC spec Section 12.1 "DC Characteristics: PIC16C712/716-04 (Commercial, Industrial, Extended) PIC16C712/716-20 (Commercial, Industrial, Extended)" and Section 12.2 "DC Characteristics: PIC16LC712/716-04 (Commercial, Industrial)". LC parts operate for commercial/industrial temp's only. ### FIGURE 12-3: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS FIGURE 12-10: A/D CONVERSION TIMING | Param<br>No. | Sym. | Characteristic | | Min. | Тур† | Max. | Units | Conditions | |--------------|------|---------------------------------------------------|---------------|----------|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 130 | TAD | A/D clock period | Standard | 1.6 | _ | _ | μS | Tosc based, VREF ≥ 3.0V | | | | | Extended (LC) | 2.0 | _ | _ | μS | Tosc based, VREF full range | | | | | Standard | 2.0 | 4.0 | 6.0 | μS | A/D RC Mode | | | | | Extended (LC) | 3.0 | 6.0 | 9.0 | μS | A/D RC Mode | | 131 | TCNV | Conversion time (not including S/H time) (Note 1) | | 11 | _ | 11 | TAD | | | 132 | TACQ | Acquisition time | | (Note 2) | 20 | _ | μS | | | | | | | 5* | | - | μѕ | The minimum time is the amplifier settling time. This may be used if the "new" input voltage has not changed by more than 1 LSb (i.e., 20.0 mV @ 5.12V) from the last sampled voltage (as stated on CHOLD). | | 134 | TGO | Q4 to A/D clock start | | _ | Tosc/2 § | _ | _ | If the A/D clock source is selected as RC, a time of Tcy is added before the A/D clock starts. This allows the SLEEP instruction to be executed. | | 135 | Tswc | Switching from convert | 1.5 § | _ | _ | TAD | | | <sup>\*</sup> These parameters are characterized but not tested. TABLE 12-8: A/D CONVERSION REQUIREMENTS Note 1: ADRES register may be read on the following TcY cycle. <sup>: †</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. <sup>: §</sup> This specification ensured by design. <sup>2:</sup> See Section 9.1 "Configuration Bits" for min. conditions. # 18-Lead Plastic Small Outline (SO) - Wide, 300 mil (SOIC) Note: For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | | MILLIMETERS | | | |--------------------------|----------|------|------|------|-------------|-------|-------| | Dimension | n Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | | 18 | | | 18 | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | Α | .093 | .099 | .104 | 2.36 | 2.50 | 2.64 | | Molded Package Thickness | A2 | .088 | .091 | .094 | 2.24 | 2.31 | 2.39 | | Standoff § | A1 | .004 | .008 | .012 | 0.10 | 0.20 | 0.30 | | Overall Width | Е | .394 | .407 | .420 | 10.01 | 10.34 | 10.67 | | Molded Package Width | E1 | .291 | .295 | .299 | 7.39 | 7.49 | 7.59 | | Overall Length | D | .446 | .454 | .462 | 11.33 | 11.53 | 11.73 | | Chamfer Distance | h | .010 | .020 | .029 | 0.25 | 0.50 | 0.74 | | Foot Length | L | .016 | .033 | .050 | 0.41 | 0.84 | 1.27 | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .009 | .011 | .012 | 0.23 | 0.27 | 0.30 | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.42 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | <sup>\*</sup> Controlling Parameter #### Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013 Drawing No. C04-051 <sup>§</sup> Significant Characteristic ### APPENDIX A: REVISION HISTORY | Version | Date | Revision Description | |---------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A | 2/99 | This is a new data sheet. However, the devices described in this data sheet are the upgrades to the devices found in the PIC16C6X Data Sheet, DS30234, and the PIC16C7X Data Sheet, DS30390. | | В | 9/05 | Removed Preliminary Status. | | С | 1/13 | Added a note to each package outline drawing. | # APPENDIX B: CONVERSION CONSIDERATIONS There are no previous versions of this device. # APPENDIX C: MIGRATION FROM BASE-LINE TO MID-RANGE DEVICES This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to a mid-range device (i.e., PIC16CXXX). The following are the list of modifications over the PIC16C5X microcontroller family: - Instruction word length is increased to 14-bits. This allows larger page sizes both in program memory (2K now as opposed to 512 before) and register file (128 bytes now versus 32 bytes before). - A PC high latch register (PCLATH) is added to handle program memory paging. Bits PA2, PA1, PA0 are removed from STATUS register. - Data memory paging is redefined slightly. STATUS register is modified. - Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compati-bility with PIC16C5X. - OPTION\_REG and TRIS registers are made addressable. - Interrupt capability is added. Interrupt vector is at 0004h. - 7. Stack size is increased to 8 deep. - 8. Reset vector is changed to 0000h. - Reset of all registers is revisited. Five different Reset (and wake-up) types are recognized. Registers are reset differently. - 10. Wake-up from Sleep through interrupt is added. - Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up. - 12. PORTB has weak pull-ups and interrupt on change feature. - 13. T0CKI pin is also a port pin (RA4) now. - 14. FSR is made a full eight-bit register. - 15. "In-circuit serial programming" is made possible. The user can program PIC16CXX devices using only five pins: VDD, Vss, MCLR/VPP, RB6 (clock) and RB7 (data in/out). - 16. PCON STATUS register is added with a Poweron Reset Status bit (POR). - Code protection scheme is enhanced such that portions of the program memory can be protected, while the remainder is unprotected. - 18. Brown-out protection circuitry has been added. Controlled by Configuration Word bit BODEN. Brown-out Reset ensures the device is placed in a Reset condition if VDD dips below a fixed setpoint. To convert code written for PIC16C5X to PIC16CXXX, the user should take the following steps: - Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO. - 2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme. - 3. Eliminate any data memory page switching. Redefine data variables to reallocate them. - 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed. - 5. Change Reset vector to 0000h. # PIC16C712/716 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | -XX<br> <br>equency<br>Range | X<br> <br>Temperature<br>Range | / <u>XX</u><br> <br>Package | XXX<br> <br>Pattern | a) | PIC160<br>PDIP p | : C716 - 04/P 301 = Commercial temp., package, 4 MHz, normal VDD limits, QTP n #301. LC712 - 04I/SO = Industrial temp., SOIC | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIC16C7<br>PIC16C7<br>PIC16C7<br>PIC16LC | 712 <sup>(1)</sup> , PIC16C712<br>C712 <sup>(1)</sup> , PIC16LC7<br>716 <sup>(1)</sup> , PIC16C716<br>C716 <sup>(1)</sup> , PIC16LC7 | eT <sup>(2)</sup> ;VDD range<br>12T <sup>(2)</sup> ;VDD range<br>sT <sup>(2)</sup> ;VDD range<br>16T <sup>(2)</sup> ;VDD rang | 4.0V to 5.5V<br>ge 2.5V to 5.5V<br>4.0V to 5.5V<br>ge 2.5V to 5.5V | c) | packag | ge, 200 kHz, Extended Vpp limits. C712 - 20I/P = Industrial temp., PDIP ge, 20MHz, normal Vpp limits. | | | | | | | Ĺ | C = CMOS C = Low Power CMOS T = in tape and reel – SOIC, SSOP packages only. | | 1 : | = -40°C to +85° | C (Industrial) | , | | C | .C extended temperature device is not offeredC is not offered at 20 MHz | | SO = | = SOIC<br>= PDIP | ERDIP | | | | | | | | ial Requirement | ts | | | | | | equency<br>Range PIC16C0 PIC16L0 PIC16L0 04 20 blank I E JW SO P SS QTP, SC | equency Range PIC16C712 <sup>(1)</sup> , PIC16C712 PIC16LC712 <sup>(1)</sup> , PIC16LC7 PIC16C716 <sup>(1)</sup> , PIC16C716 PIC16LC716 <sup>(1)</sup> , PIC16LC7 04 = 4 MHz 20 = 20 MHz blank = 0°C to 70° I = -40°C to +85° E = -40°C to +125° JW = Windowed CE SO = SOIC P = PDIP SS = SSOP | equency Temperature Range PIC16C712 <sup>(1)</sup> , PIC16C712T <sup>(2)</sup> ; VDD range PIC16LC712 <sup>(1)</sup> , PIC16LC712T <sup>(2)</sup> ; VDD range PIC16C716 <sup>(1)</sup> , PIC16C716T <sup>(2)</sup> ; VDD range PIC16C716 <sup>(1)</sup> , PIC16C716T <sup>(2)</sup> ; VDD range PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range <sup>(</sup> | equency Temperature Range Package Pattern PIC16C712 <sup>(1)</sup> , PIC16C712T <sup>(2)</sup> ; VDD range 4.0V to 5.5V PIC16LC712 <sup>(1)</sup> , PIC16LC712T <sup>(2)</sup> ; VDD range 2.5V to 5.5V PIC16C716 <sup>(1)</sup> , PIC16C716T <sup>(2)</sup> ; VDD range 2.5V to 5.5V PIC16C716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range 2.5V to 5.5V 04 = 4 MHz 20 = 20 MHz blank = 0°C to 70°C (Commercial) I = -40°C to +85°C (Industrial) E = -40°C to +125°C (Extended) JW = Windowed CERDIP SO = SOIC P = PDIP SS = SSOP QTP, SQTP, Code or Special Requirements | equency Temperature Package Pattern Range Range PIC16C712 <sup>(1)</sup> , PIC16C712T <sup>(2)</sup> ; VDD range 4.0V to 5.5V PIC16LC712 <sup>(1)</sup> , PIC16LC712T <sup>(2)</sup> ; VDD range 2.5V to 5.5V PIC16C716 <sup>(1)</sup> , PIC16C716T <sup>(2)</sup> ; VDD range 4.0V to 5.5V PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range 2.5V to 5.5V 04 = 4 MHz 20 = 20 MHz Note blank = 0°C to 70°C (Commercial) I = -40°C to +85°C (Industrial) E = -40°C to +125°C (Extended) JW = Windowed CERDIP SO = SOIC P = PDIP SS = SSOP QTP, SQTP, Code or Special Requirements | equency Temperature Package Pattern Range Range PIC16C712 <sup>(1)</sup> , PIC16C712T <sup>(2)</sup> ; VDD range 4.0V to 5.5V PIC16LC712 <sup>(1)</sup> , PIC16LC712T <sup>(2)</sup> ; VDD range 2.5V to 5.5V PIC16C716 <sup>(1)</sup> , PIC16C716T <sup>(2)</sup> ; VDD range 2.5V to 5.5V PIC16LC716 <sup>(1)</sup> , PIC16LC716T <sup>(2)</sup> ; VDD range 2.5V to 5.5V 04 = 4 MHz 20 = 20 MHz blank = 0°C to 70°C (Commercial) I = -40°C to +85°C (Industrial) E = -40°C to +125°C (Extended) JW = Windowed CERDIP SO = SOIC P = PDIP SS = SSOP QTP, SQTP, Code or Special Requirements | <sup>\*</sup> JW Devices are UV erasable and can be programmed to any device configuration. JW Devices meet the electrical requirement of each oscillator type (including LC devices). # **Sales and Support** #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Worldwide Site (www.microchip.com) | P | IC1 | 6C7 | 712 | <i> </i> 71 | 6 | |---|-----|-----|-----|-------------|---| | | | | | | | | | _ | _ | _ | $\sim$ | | |---|-----|---|---|--------|---| | N | ( ) | | _ | • | - | | | | | | | |