Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 4MHz | | Connectivity | - | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 13 | | Program Memory Size | 1.75KB (1K x 14) | | Program Memory Type | OTP | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V | | Data Converters | A/D 4x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 18-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 18-SOIC | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic16c712-04e-so | #### **Table of Contents** | 1.0 | Device Overview | 5 | |-------|-------------------------------------------------|------| | 2.0 | Memory Organization | 9 | | 3.0 | I/O Ports | . 21 | | 4.0 | I/O Ports Timer0 Module | . 29 | | 5.0 | Timer1 Module | . 31 | | 6.0 | Timer2 Module | . 36 | | 7.0 | Capture/Compare/PWM (CCP) Module(s) | . 39 | | 8.0 | Analog-to-Digital Converter (A/D) Module | | | 9.0 | Special Features of the CPU | | | 10.0 | Instruction Set Summary | . 67 | | 11.0 | Development Support Electrical Characteristics | . 69 | | 12.0 | Electrical Characteristics | . 73 | | 13.0 | Packaging Information | . 89 | | Revis | ion History | . 95 | | Conv | ersion Considerations | . 95 | | | tion from Base-line to Mid-Range Devices | | | Index | | . 97 | | On-Li | ne Support | 101 | | Read | er Response | 102 | | PIC1 | 6C712/716 Product Identification System | 103 | | | | | #### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### **Errata** An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. #### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. TABLE 1-1: PIC16C712/716 PINOUT DESCRIPTION (CONTINUED) | Pin | PIC16C | 712/716 | Pin | Buffer | | |---------------------------|-----------|---------|------------|-----------|---------------------------------------------------------------------------------------------------------------| | Name | DIP, SOIC | SSOP | Туре | Туре | Description | | | | | | | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. | | RB0/INT<br>RB0<br>INT | 6 | 7 | I/O<br>I | TTL<br>ST | Digital I/O<br>External Interrupt | | RB1/T1OSO/T1CKI<br>RB1 | 7 | 8 | | | | | T1OSO | | | I/O<br>O | TTL<br>— | Digital I/O<br>Timer1 oscillator output. Connects to | | T1CKI | | | ı | ST | crystal in oscillator mode.<br>Timer1 external clock input. | | RB2/T1OSI<br>RB2<br>T1OSI | 8 | 9 | I/O<br>I | TTL<br>— | Digital I/O Timer1 oscillator input. Connects to crystal in oscillator mode. | | RB3/CCP1<br>RB3<br>CCP1 | 9 | 10 | I/O<br>I/O | TTL<br>ST | Digital I/O Capture1 input, Compare1 output, PWM1 output. | | RB4 | 10 | 12 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | RB5 | 11 | 12 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | RB6 | 12 | 13 | I/O | TTL | Digital I/O<br>Interrupt on change pin. | | | | | I | ST | ICSP programming clock. | | RB7 | 13 | 14 | I/O<br>I/O | TTL<br>ST | Digital I/O Interrupt on change pin. ICSP programming data. | | Vss | 5 | 5, 6 | P | _ | Ground reference for logic and I/O pins. | | VDD | 14 | 15, 16 | P | _ | Positive supply for logic and I/O pins. | **Legend:** TTL = TTL-compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels OD = Open drain output SM = SMBus compatible input. An external resistor is required if this pin is used as an output NPU = N-channel pull-up No-P diode = No P-diode to VDD AN = Analog input or output I = input O = output P = Power L = LCD Driver #### 2.2.2.2 OPTION\_REG Register The OPTION\_REG register is a readable and writable register, which contains various control bits to configure the TMR0 prescaler/WDT postscaler (single assignable register known also as the prescaler), the External INT Interrupt, TMR0 and the weak pull-ups on PORTB. **Note:** To achieve a 1:1 prescaler assignment for the TMR0 register, assign the prescaler to the Watchdog Timer. #### FIGURE 2-5: OPTION\_REG REGISTER (ADDRESS 81h) | | | | | | ` | , | | | |----------|------------------------------|--------------------|------------|------------|-----------------------------|-------------|-------|---------------------------------------| | R/W-1 | | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | R = Readable bit | | bit7 | | | | | | | bit0 | W = Writable bit | | | | | | | | | | U = Unimplemented bit,<br>read as '0' | | | | | | | | | | - n = Value at POR Reset | | bit 7: | RBPU: PO | | | | | | | | | | 1 = PORTI | | | | C. Calcondina and | L. Cala l | | | | | | | | - | lividual port | latch value | es | | | bit 6: | INTEDG: Interru | | | | nin | | | | | | 0 = Interru | | | | | | | | | bit 5: | TOCS: TMI | = | | | • | | | | | | 1 = Transit | | | • | | | | | | | 0 = Interna | l instruction | on cycle o | clock (CLK | (OUT) | | | | | bit 4: | TOSE: TM | | | | | | | | | | | | | | on RA4/T00<br>on RA4/T00 | | | | | hit 2: | | | • | | UII IXA <del>4</del> / I UX | oki bili | | | | bit 3: | <b>PSA</b> : Pres 1 = Presca | | | | | | | | | | 0 = Presca | | • | | module | | | | | bit 2-0: | PS2:PS0: | Prescaler | Rate Sel | ect bits | | | | | | | Bit Value | TMR0 Ra | ate WD | Γ Rate | | | | | | | 000 | 1:2 | 1: | | | | | | | | 001<br>010 | 1:4<br>1:8 | 1: | | | | | | | | 010 | 1:8 | 1: | | | | | | | | 100 | 1:32 | | 16 | | | | | | | 101 | 1:64 | | 32 | | | | | | | 110<br>111 | 1 : 128<br>1 : 256 | · . | 64<br>128 | | | | | | | 111 | 1 : 250 | ) '. | 120 | | | | | ## 2.5 Indirect Addressing, INDF and FSR Registers The INDF register is not a physical register. Addressing INDF actually addresses the register whose address is contained in the FSR register (FSR is a *pointer*). This is indirect addressing. #### **EXAMPLE 2-1: INDIRECT ADDRESSING** - Register file 05 contains the value 10h - Register file 06 contains the value 0Ah - · Load the value 05 into the FSR register - A read of the INDF register will return the value of 10h - Increment the value of the FSR register by one (FSR = 06) - A read of the INDR register now will return the value of 0Ah. Reading INDF itself indirectly (FSR = 0) will produce 00h. Writing to the INDF register indirectly results in a no-operation (although Status bits may be affected). A simple program to clear RAM locations 20h-2Fh using indirect addressing is shown in Example 2-2. ## EXAMPLE 2-2: HOW TO CLEAR RAM USING INDIRECT ADDRESSING MOVLW 0x20 ;initialize pointer MOVWF FSR ; to RAM NEXT CLRF INDF clear INDF register INCF FSR ;inc pointer BTFSS FSR,4 ;all done? NEXT ; NO, clear next GOTO CONTINUE ;YES, continue An effective 9-bit address is obtained by concatenating the 8-bit FSR register and the IRP bit (STATUS<7>), as shown in Figure 2-10. However, IRP is not used in the PIC16C712/716. #### FIGURE 2-10: DIRECT/INDIRECT ADDRESSING PORTB pins RB3:RB1 are multiplexed with several peripheral functions (Table 3-3). PORTB pins RB3:RB0 have Schmitt Trigger input buffers. When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTB pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modify-write instructions (BSF, BCF, XORWF) with TRISB as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings. Four of PORTB's pins, RB7:RB4, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins, RB7:RB4, are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>). This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner: - a) Any read or write of PORTB will end the mismatch condition. - b) Clear flag bit RBIF. A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared. The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature. FIGURE 3-4: BLOCK DIAGRAM OF RB1/T10S0/T1CKI PIN #### TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets | |---------|------------|---------|-------------------------------|-------|-------|-------|-------|-------|-----------|--------------------------|---------------------------| | 06h | PORTB | RB7 | RB6 | RB5 | RB4 | RB3 | RB2 | RB1 | RB0 | xxxx xxxx | uuuu uuuu | | 86h | TRISB | PORTB I | PORTB Data Direction Register | | | | | | 1111 1111 | 1111 1111 | | | 81h | OPTION_REG | RBPU | INTEDG | T0CS | T0SE | PSA | PS2 | PS1 | PS0 | 1111 1111 | 1111 1111 | **Legend:** x = unknown, u = unchanged. Shaded cells are not used by PORTB. #### 6.1 Timer2 Operation Timer2 can be used as the PWM time base for PWM mode of the CCP module. The TMR2 register is readable and writable, and is cleared on any device Reset. The input clock (Fosc/4) has a prescale option of 1:1, 1:4 or 1:16, selected by control bits T2CKPS1:T2CKPS0 (T2CON<1:0>). The match output of TMR2 goes through a 4-bit postscaler (which gives a 1:1 to 1:16 scaling inclusive) to generate a TMR2 interrupt (latched in flag bit TMR2IF, (PIR1<1>)). The prescaler and postscaler counters are cleared when any of the following occurs: - · a write to the TMR2 register - a write to the T2CON register - any device Reset (Power-on Reset, MCLR Reset, Watchdog Timer Reset, or Brown-out Reset) TMR2 is not cleared when T2CON is written. #### 6.2 Timer2 Interrupt The Timer2 module has an 8-bit period register PR2. Timer2 increments from 00h until it matches PR2 and then resets to 00h on the next increment cycle. PR2 is a readable and writable register. The PR2 register is initialized to FFh upon Reset. #### TABLE 6-1: REGISTERS ASSOCIATED WITH TIMER2 AS A TIMER/COUNTER | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets | |--------------------------------|--------|------------|----------------|---------|---------|---------|--------|-----------|-----------|-------------------------|---------------------------------| | 0Bh,8Bh | INTCON | GIE | PEIE | TOIE | INTE | RBIE | TOIF | INTF | RBIF | 0000 000x | 0000 000u | | 0Ch | PIR1 | 1 | ADIF | - | - | - | CCP1IF | TMR2IF | TMR1IF | -00000 | 0000 -000 | | 8Ch | PIE1 | - | ADIE | _ | _ | _ | CCP1IE | TMR2IE | TMR1IE | -0000 | 0000 -000 | | 11h | TMR2 | Timer2 Mod | lule's Registe | er | | | | | | 0000 0000 | 0000 0000 | | 12h | T2CON | _ | TOUTPS3 | TOUTPS2 | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000 | -000 0000 | | 92h PR2 Timer2 Period Register | | | | | | | | 1111 1111 | 1111 1111 | | | Legend: x = unknown, u = unchanged, — = unimplemented read as '0'. Shaded cells are not used by the Timer2 module. ## 7.0 CAPTURE/COMPARE/PWM (CCP) MODULE(S) Each CCP (Capture/Compare/PWM) module contains a 16-bit register, which can operate as a 16-bit capture register, as a 16-bit compare register or as a PWM master/slave Duty Cycle register. Table 7-1 shows the timer resources of the CCP module modes. Capture/Compare/PWM Register 1 (CCPR1) is comprised of two 8-bit registers: CCPR1L (low byte) and CCPR1H (high byte). The CCP1CON register controls the operation of CCP1. All are readable and writable. Additional information on the CCP module is available in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). TABLE 7-1: CCP MODE – TIMER RESOURCE | CCP Mode | Timer Resource | | | | |----------|----------------|--|--|--| | Capture | Timer1 | | | | | Compare | Timer1 | | | | | PWM | Timer2 | | | | #### FIGURE 7-1: CCP1CON REGISTER (ADDRESS 17h) | | | | | | <u> </u> | | | | |----------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------|------------------------|-----------------------------------------------------------------------------| | U-0 | U-0 | R/W-0<br>DC1B1 | R/W-0<br>DC1B0 | R/W-0 | R/W-0<br>CCP1M2 | R/W-0 | R/W-0<br>CCP1M0 | R = Readable bit | | bit 7-6: | Unim | plemente | | | CCF IIVIZ | CCPTIVIT | bit0 | W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR Reset | | | DC1E<br>Captu<br>Comp | 31:DC1B0<br>Ire Mode:<br>are Mode | : PWM Le<br>Unused<br>: Unused | ast Significa | | PWM duty c | ycle. The eig | ght MSbs are found in CCPR1L. | | bit 3-0: | 0000<br>0100<br>0101<br>0110<br>0111<br>1000<br>1001<br>1010 | = Capture<br>= Capture<br>= Capture<br>= Capture<br>= Capture<br>= Compai<br>= Compai<br>= Compai | e/Compare<br>e mode, ev<br>e mode, ev<br>e mode, ev<br>e mode, ev<br>e mode, s<br>re mode, c<br>e mode, g<br>re mode, t<br>sion (if A/E | very falling of very rising every 4th rising every 16th rise set output occlear output lenerate sof | resets CCP dedge and gedge sing edge an match (CC on match (tware interruial event (C | CP1IF bit is<br>CCP1IF bit iupt on matcl | is set)<br>h (CCP1IF b | it is set, CCP1 pin is unaffected)<br>resets TMR1 and starts an A/D | #### FIGURE 7-2: TRISCCP REGISTER (ADDRESS 87H) #### 7.3 PWM Mode In Pulse Width Modulation (PWM) mode, the CCP1 pin produces up to a 10-bit resolution PWM output. Since the CCP1 pin is multiplexed with the PORTB data latch, the TRISCCP<2> bit must be cleared to make the CCP1 pin an output. Note: Clearing the CCP1CON register will force the CCP1 PWM output latch to the default low level. This is neither the PORTB I/O data latch nor the DATACCP latch. Figure 7-5 shows a simplified block diagram of the CCP module in PWM mode. For a step by step procedure on how to set up the CCP module for PWM operation, see **Section 7.3.3** "**Set-Up for PWM Operation**". ## FIGURE 7-5: SIMPLIFIED PWM BLOCK DIAGRAM A PWM output (Figure 7-6) has a time base (period) and a time that the output stays high (duty cycle). The frequency of the PWM is the inverse of the period (1/period). #### FIGURE 7-6: PWM OUTPUT #### 7.3.1 PWM PERIOD The PWM period is specified by writing to the PR2 register. The PWM period can be calculated using the following formula: PWM period = $$[(PR2) + 1] \cdot 4 \cdot TOSC \cdot (TMR2 \text{ prescale value})$$ PWM frequency is defined as 1 / [PWM period]. When TMR2 is equal to PR2, the following three events occur on the next increment cycle: - TMR2 is cleared - The CCP1 pin is set (exception: if PWM duty cycle = 0%, the CCP1 pin will not be set) - The PWM duty cycle is latched from CCPR1L into CCPR1H Note: The Timer2 postscaler (see Section 6.0 "Timer2 Module") is not used in the determination of the PWM frequency. The postscaler could be used to have a servo update rate at a different frequency than the PWM output. #### 7.3.2 PWM DUTY CYCLE The PWM duty cycle is specified by writing to the CCPR1L register and to the CCP1CON<5:4> bits. Up to 10-bit resolution is available. The CCPR1L contains the eight MSbs and the CCP1CON<5:4> contains the two LSbs. This 10-bit value is represented by CCPR1L:CCP1CON<5:4>. The following equation is used to calculate the PWM duty cycle in time: CCPR1L and CCP1CON<5:4> can be written to at any time, but the duty cycle value is not latched into CCPR1H until after a match between PR2 and TMR2 occurs (i.e., the period is complete). In PWM mode, CCPR1H is a read-only register. The CCPR1H register and a 2-bit internal latch are used to double buffer the PWM duty cycle. This double buffering is essential for glitchless PWM operation. When the CCPR1H and 2-bit latch match TMR2 concatenated with an internal 2-bit Q clock or 2 bits of the TMR2 prescaler, the CCP1 pin is cleared. Maximum PWM resolution (bits) for a given PWM frequency: $$= \frac{\log(\frac{Fosc}{Fpwm})}{\log(2)}$$ bits **Note:** If the PWM duty cycle value is longer than the PWM period the CCP1 pin will not be cleared. For an example PWM period and duty cycle calculation, see the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). #### 8.1 A/D Acquisition Requirements For the A/D converter to meet its specified accuracy, the Charge Holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 8-4. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 10 $k\Omega$ . After the analog input channel is selected (changed) this acquisition must be done before the conversion can be started. To calculate the minimum acquisition time, TACQ, see the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023). This equation calculates the acquisition time to within 1/2 LSb error (512 steps for the A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified accuracy. When the conversion is started, the holding capacitor is disconnected from the input pin. FIGURE 8-4: ANALOG INPUT MODEL Note: ## 8.2 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 9.5TAD per 8-bit conversion. The source of the A/D conversion clock is software selectable. The four possible options for TAD are: - 2Tosc - 8Tosc - 32Tosc - · Internal RC oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be selected to ensure a minimum TAD time of 1.6 $\mu$ s. Table 8-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. #### 8.3 Configuring Analog Port Pins The ADCON1 and TRISA registers control the operation of the A/D port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS2:CHS0 bits and the TRIS bits. - Note 1: When reading the port register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs, will convert an analog input. Analog levels on a digitally configured input will not affect the conversion accuracy. - 2: Analog levels on any pin that is defined as a digital input (including the AN3:AN0 pins), may cause the input buffer to consume current that is out of the devices specification. TABLE 8-1: TAD vs. DEVICE OPERATING FREQUENCIES | AD Clock | k Source (TAD) | Device Frequency | | | | | | | |-------------------|----------------|-------------------------|-------------------------|-------------------------|-----------------------|--|--|--| | Operation | ADCS1:ADCS0 | 20 MHz | 5 MHz | 1.25 MHz | 333.33 kHz | | | | | 2Tosc | 00 | 100 ns <sup>(2)</sup> | 400 ns <sup>(2)</sup> | 1.6 μs | 6 μs | | | | | 8Tosc | 01 | 400 ns <sup>(2)</sup> | 1.6 µs | 6.4 μs | 24 μs <sup>(3)</sup> | | | | | 32Tosc | 10 | 1.6 μs | 6.4 μs | 25.6 μs <sup>(3)</sup> | 96 μs <sup>(3)</sup> | | | | | RC <sup>(5)</sup> | 11 | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1,4)</sup> | 2-6 μs <sup>(1)</sup> | | | | **Legend:** Shaded cells are outside of recommended range. - **Note 1:** The RC source has a typical TAD time of 4 $\mu$ s. - 2: These values violate the minimum required TAD time. - 3: For faster conversion times, the selection of another clock source is recommended. - **4:** When device frequency is greater than 1 MHz, the RC A/D conversion clock source is recommended for Sleep operation only. - **5:** For extended voltage devices (LC), please refer to Electrical Specifications section. ## 9.9 Power Control/Status Register (PCON) The Power Control/Status Register, PCON has two bits. Bit 0 is Brown-out Reset Status bit, BOR. If the BODEN Configuration bit is set, BOR is '1' on Power-on Reset. If the BODEN Configuration bit is clear, BOR is unknown on Power-on Reset. The BOR Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (the BODEN Configuration bit is clear). BOR must then be set by the user and checked on subsequent Resets to see if it is clear, indicating a brown-out has occurred. Bit 1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset. TABLE 9-3: TIME-OUT IN VARIOUS SITUATIONS | Oscillator Configuration | Power | -up | Brown-out | Wake-up from | | |--------------------------|-------------------------------------------------------------|----------|------------------|--------------|--| | Oscillator Configuration | $\overline{\text{PWRTE}} = 0$ $\overline{\text{PWRTE}} = 1$ | | Brown-out | Sleep | | | XT, HS, LP | 72 ms + 1024Tosc | 1024Tosc | 72 ms + 1024Tosc | 1024Tosc | | | RC | 72 ms | | 72 ms | _ | | TABLE 9-4: STATUS BITS AND THEIR SIGNIFICANCE | POR | BOR | TO | PD | | |-----|-----|----|----|---------------------------------------------------------| | 0 | х | 1 | 1 | Power-on Reset | | 0 | х | 0 | х | Illegal, TO is set on POR | | 0 | х | х | 0 | Illegal, PD is set on POR | | 1 | 0 | 1 | 1 | Brown-out Reset | | 1 | 1 | 0 | 1 | WDT Reset | | 1 | 1 | 0 | 0 | WDT Wake-up | | 1 | 1 | u | u | MCLR Reset during normal operation | | 1 | 1 | 1 | 0 | MCLR Reset during Sleep or interrupt wake-up from Sleep | TABLE 9-5: RESET CONDITION FOR SPECIAL REGISTERS | Condition | Program<br>Counter | STATUS<br>Register | PCON<br>Register | |------------------------------------|-----------------------|--------------------|------------------| | Power-on Reset | 000h | 0001 1xxx | 0x | | MCLR Reset during normal operation | 000h | 000u uuuu | uu | | MCLR Reset during Sleep | 000h | 0001 0uuu | uu | | WDT Reset | 000h | 0000 1uuu | uu | | WDT Wake-up | PC + 1 | uuu0 0uuu | uu | | Brown-out Reset | 000h | 0001 1uuu | u0 | | Interrupt wake-up from Sleep | PC + 1 <sup>(1)</sup> | uuu1 0uuu | uu | **Legend:** u = unchanged, x = unknown, - = unimplemented bit read as '0'. **Note 1:** When the wake-up is due to an interrupt and the GIE bit is set, the PC is loaded with the interrupt vector (0004h). TABLE 10-2: PIC16CXXX INSTRUCTION SET | | | Description | Cycles | 14-Bit Opcode | | | | Status | Notes | |------------|--------|------------------------------|--------|---------------|------|------|------|----------|-------| | Operands | | | | MSb | | | LSb | Affected | | | BYTE-ORIEN | NTED I | FILE REGISTER OPERATIONS | | | | | | | | | ADDWF | f, d | Add W and f | 1 | 00 | 0111 | dfff | ffff | C,DC,Z | 1,2 | | ANDWF | f, d | AND W with f | 1 | 00 | 0101 | dfff | ffff | Z | 1,2 | | CLRF | f | Clear f | 1 | 00 | 0001 | lfff | ffff | Z | 2 | | CLRW | - | Clear W | 1 | 00 | 0001 | 0000 | 0011 | Z | | | COMF | f, d | Complement f | 1 | 00 | 1001 | dfff | ffff | Z | 1,2 | | DECF | f, d | Decrement f | 1 | 00 | 0011 | dfff | ffff | Z | 1,2 | | DECFSZ | f, d | Decrement f, Skip if 0 | 1(2) | 00 | 1011 | dfff | ffff | | 1,2,3 | | INCF | f, d | Increment f | 1 | 00 | 1010 | dfff | ffff | Z | 1,2 | | INCFSZ | f, d | Increment f, Skip if 0 | 1(2) | 00 | 1111 | dfff | ffff | | 1,2,3 | | IORWF | f, d | Inclusive OR W with f | 1 | 00 | 0100 | dfff | ffff | Z | 1,2 | | MOVF | f, d | Move f | 1 | 00 | 1000 | dfff | ffff | Z | 1,2 | | MOVWF | f | Move W to f | 1 | 00 | 0000 | lfff | ffff | | | | NOP | - | No Operation | 1 | 00 | 0000 | 0xx0 | 0000 | | | | RLF | f, d | Rotate Left f through Carry | 1 | 00 | 1101 | dfff | ffff | С | 1,2 | | RRF | f, d | Rotate Right f through Carry | 1 | 00 | 1100 | dfff | ffff | С | 1,2 | | SUBWF | f, d | Subtract W from f | 1 | 0.0 | 0010 | dfff | ffff | C,DC,Z | 1,2 | | SWAPF | f, d | Swap nibbles in f | 1 | 0.0 | 1110 | dfff | ffff | | 1,2 | | XORWF | f, d | Exclusive OR W with f | 1 | 00 | 0110 | dfff | ffff | Z | 1,2 | | BIT-ORIENT | ED FIL | E REGISTER OPERATIONS | | • | | | | | • | | BCF | f, b | Bit Clear f | 1 | 01 | 00bb | bfff | ffff | | 1,2 | | BSF | f, b | Bit Set f | 1 | 01 | 01bb | bfff | ffff | | 1,2 | | BTFSC | f, b | Bit Test f, Skip if Clear | 1 (2) | 01 | 10bb | bfff | ffff | | 3 | | BTFSS | f, b | Bit Test f, Skip if Set | 1 (2) | 01 | 11bb | bfff | ffff | | 3 | | LITERAL AN | ID COI | NTROL OPERATIONS | | | | | | | | | ADDLW | k | Add literal and W | 1 | 11 | 111x | kkkk | kkkk | C,DC,Z | | | ANDLW | k | AND literal with W | 1 | 11 | 1001 | kkkk | kkkk | Z | | | CALL | k | Call subroutine | 2 | 10 | 0kkk | kkkk | kkkk | | | | CLRWDT | - | Clear Watchdog Timer | 1 | 00 | 0000 | 0110 | 0100 | TO,PD | | | GOTO | k | Go to address | 2 | 10 | 1kkk | kkkk | kkkk | | | | IORLW | k | Inclusive OR literal with W | 1 | 11 | 1000 | kkkk | kkkk | Z | | | MOVLW | k | Move literal to W | 1 | 11 | 00xx | kkkk | kkkk | | | | RETFIE | - | Return from interrupt | 2 | 00 | 0000 | 0000 | 1001 | | | | RETLW | k | Return with literal in W | 2 | 11 | 01xx | kkkk | kkkk | | | | RETURN | - | Return from Subroutine | 2 | 00 | 0000 | 0000 | 1000 | | | | SLEEP | - | Go into standby mode | 1 | 00 | 0000 | 0110 | 0011 | TO,PD | | | SUBLW | k | Subtract W from literal | 1 | 11 | 110x | kkkk | kkkk | C,DC,Z | | | XORLW | k | Exclusive OR literal with W | 1 | 11 | | kkkk | | Z | | Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'. <sup>2:</sup> If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module. <sup>3:</sup> If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP. #### 11.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers are supported with a full range of hardware and software development tools: - · Integrated Development Environment - MPLAB® IDE Software - · Assemblers/Compilers/Linkers - MPASM™ Assembler - MPLAB C18 and MPLAB C30 C Compilers - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB ASM30 Assembler/Linker/Library - Simulators - MPLAB SIM Software Simulator - Emulators - MPLAB ICE 2000 In-Circuit Emulator - MPLAB ICE 4000 In-Circuit Emulator - · In-Circuit Debugger - MPLAB ICD 2 - · Device Programmers - PICSTART® Plus Development Programmer - MPLAB PM3 Device Programmer - Low-Cost Demonstration and Development Boards and Evaluation Kits ## 11.1 MPLAB Integrated Development Environment Software The MPLAB IDE software brings an ease of software development previously unseen in the 8/16-bit micro-controller market. The MPLAB IDE is a Windows® operating system-based application that contains: - A single graphical interface to all debugging tools - Simulator - Programmer (sold separately) - Emulator (sold separately) - In-Circuit Debugger (sold separately) - · A full-featured editor with color-coded context - A multiple project manager - Customizable data windows with direct edit of contents - · High-level source code debugging - Visual device initializer for easy register initialization - · Mouse over variable inspection - Drag and drop variables from source to watch windows - · Extensive on-line help - Integration of select third party tools, such as HI-TECH Software C Compilers and IAR C Compilers The MPLAB IDE allows you to: - Edit your source files (either assembly or C) - One touch assemble (or compile) and download to PIC MCU emulator and simulator tools (automatically updates all project information) - · Debug using: - Source files (assembly or C) - Mixed assembly and C - Machine code MPLAB IDE supports multiple debugging tools in a single development paradigm, from the cost-effective simulators, through low-cost in-circuit debuggers, to full-featured emulators. This eliminates the learning curve when upgrading to tools with increased flexibility and power. **DC CHARACTERISTICS** Operating temperature ≤ TA ≤ 0°C +70°C for commercial $\leq$ TA $\leq$ +85°C for industrial -40°C $-40^{\circ}\text{C} \leq \text{TA} \leq +125^{\circ}\text{C}$ for extended Operating voltage VDD range as described in DC spec Section 12.1 "DC Characteristics: PIC16C712/716-04 (Commercial, Industrial, Extended) PIC16C712/716-20 (Commercial, Industrial, Extended)" and Section 12.2 "DC Characteristics: PIC16LC712/ 716-04 (Commercial, Industrial)" | | 710-04 (Commercial, industrial) | | | | | | | | | |---------|---------------------------------|------------------------------|---------|------|------|-------|---------------------------------|--|--| | Param | Sym. | Characteristic | Min. | Typ† | Max. | Units | Conditions | | | | No. | | | | | | | | | | | | | Output Low Voltage | | | | | | | | | D080 | VOL | I/O ports | _ | _ | 0.6 | V | IOL = 8.5 mA, VDD = 4.5V, | | | | | | - | | | | | -40°C to +85°C | | | | | | | _ | _ | 0.6 | V | IOL = 7.0 mA, VDD = 4.5V, | | | | | | | | | | | -40°C to +125°C | | | | D083 | | OSC2/CLKOUT | _ | _ | 0.6 | V | IOL = 1.6 mA, VDD = 4.5V, | | | | | | (RC Osc mode) | | | | | -40°C to +85°C | | | | | | | _ | _ | 0.6 | V | IOL = 1.2 mA, VDD = 4.5V, | | | | | | | | | | | -40°C to +125°C | | | | | | Output High Voltage | | | | | | | | | D090 | Vон | I/O ports (Note 3) | VDD-0.7 | _ | _ | V | IOH = -3.0 mA, VDD = 4.5V, | | | | | | | | | | | -40°C to +85°C | | | | | | | VDD-0.7 | _ | _ | V | IOH = -2.5 mA, VDD = 4.5V, | | | | | | | | | | | -40°C to +125°C | | | | D092 | | OSC2/CLKOUT (RC Osc | VDD-0.7 | _ | _ | V | IOH = -1.3 mA, VDD = 4.5V, | | | | | | mode) | | | | | -40°C to +85°C | | | | | | | VDD-0.7 | _ | _ | V | IOH = -1.0 mA, VDD = 4.5V, | | | | D 150* | | | | | 0.5 | | -40°C to +125°C | | | | D150* | VOD | Open-Drain High Voltage | _ | _ | 8.5 | V | RA4 pin | | | | | | Capacitive Loading Specs on | | | | | | | | | | | Output Pins | | | | | | | | | D100 | Cosc <sub>2</sub> | OSC2 pin | _ | _ | 15 | pF | In XT, HS and LP modes when | | | | | | | | | | | external clock is used to drive | | | | D 4 0 4 | | | | | =0 | _ | OSC1. | | | | D101 | Cio | All I/O pins and OSC2 (in RC | _ | _ | 50 | pF | | | | | | | mode) | | | | | | | | These parameters are characterized but not tested. Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. Note 1: In RC Oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC MCU be driven with external clock in RC mode. <sup>2:</sup> The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages. **<sup>3:</sup>** Negative current is defined as current sourced by the pin. #### 12.4.3 TIMING DIAGRAMS AND SPECIFICATIONS FIGURE 12-4: EXTERNAL CLOCK TIMING TABLE 12-2: EXTERNAL CLOCK TIMING REQUIREMENTS | Param<br>No. | Sym. | Characteristic | Min. | Тур† | Max. | Units | Conditions | |--------------|-------|----------------------------------|------|------|--------|-------|----------------------------------| | 1A | Fosc | External CLKIN Frequency | DC | | 4 | MHz | RC and XT osc modes | | IA | 1030 | (Note 1) | DC | _ | 4 | MHz | HS osc mode (-04) | | | | (1010 1) | DC | _ | 20 | MHz | ` ' | | | | | DC | _ | 200 | kHz | HS osc mode (-20)<br>LP osc mode | | | | Ossillator Francisco | DC | | 4 | | RC osc mode | | | | Oscillator Frequency (Note 1) | _ | _ | ļ - | MHz | | | | | (Note 1) | 0.1 | _ | 4 | MHz | XT osc mode | | | | | 4 | _ | 20 | MHz | HS osc mode | | | | | 5 | _ | 200 | kHz | LP osc mode | | 1 | Tosc | External CLKIN Period | 250 | _ | _ | ns | RC and XT osc modes | | | | (Note 1) | 250 | _ | _ | ns | HS osc mode (-04) | | | | | 50 | _ | _ | ns | HS osc mode (-20) | | | | | 5 | | _ | μS | LP osc mode | | | | Oscillator Period | 250 | _ | _ | ns | RC osc mode | | | | (Note 1) | 250 | _ | 10,000 | ns | XT osc mode | | | | | 250 | _ | 250 | ns | HS osc mode (-04) | | | | | 50 | _ | 250 | ns | HS osc mode (-20) | | | | | 5 | _ | _ | μS | LP osc mode | | 2 | TCY | Instruction Cycle Time (Note 1) | 200 | _ | DC | ns | Tcy = 4/Fosc | | 3* | TosL, | External Clock in (OSC1) High or | 100 | _ | _ | ns | XT oscillator | | | TosH | Low Time | 2.5 | _ | _ | μS | LP oscillator | | | | | 15 | _ | _ | ns | HS oscillator | | 4* | TosR, | External Clock in (OSC1) Rise or | _ | _ | 25 | ns | XT oscillator | | | TosF | Fall Time | _ | _ | 50 | ns | LP oscillator | | | | | _ | _ | 15 | ns | HS oscillator | <sup>\*</sup> These parameters are characterized but not tested. **Note1:** Instruction cycle period (TcY) equals four times the input oscillator time base period. All specified values are based on characterization data for that particular oscillator type under standard operating conditions with the device executing code. Exceeding these specified limits may result in an unstable oscillator operation and/or higher than expected current consumption. All devices are tested to operate at "min." values with an external clock applied to the OSC1/CLKIN pin. When an external clock input is used, the "Max." cycle time limit is "DC" (no clock) for all devices. <sup>†</sup> Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested. **NOTES:** #### **INDEX** | A | | Enable (CCP1IE Bit) | | | |---------------------------------------------------|--------|------------------------------------------------|---------|----| | A/D | 45 | Flag (CCP1IF Bit) | | 17 | | A/D Converter Enable (ADIE Bit) | | PWM Mode. See PWM | | | | A/D Converter Flag (ADIF Bit) | | Timer Resources | | 39 | | A/D Converter Interrupt, Configuring | | Timing Diagram | | 85 | | ADCON0 Register | | CCP1CON Register | | 39 | | ADCON1 Register | | CCP1M3:CCP1M0 Bits | | 39 | | ADRES Register | | CCP1X:CCP1Y Bits | | 39 | | | | Code Protection | 51, | 65 | | Analog Port Pins, Configuring | | CP1:CP0 Bits | | 52 | | Block Diagram Angles Input Model | | Compare (CCP Module) | | | | Block Diagram, Analog Input Model | | Block Diagram | | | | Channel Select (CHS2:CHS0 Bits) | | CCP Pin Configuration | | | | Clock Select (ADCS1:ADCS0 Bits) | | CCPR1H:CCPR1L Registers | | | | Configuring the Module | | Software Interrupt | | | | Conversion Clock (Tad) | | Special Event Trigger | | | | Conversion Status (GO/DONE Bit) | | Timer1 Mode Selection | | | | Conversions | | Configuration Bits | | | | Converter Characteristics | | Conversion Considerations | | | | Module On/Off (ADON Bit) | | Customer Change Notification Service | | | | Port Configuration Control (PCFG2:PCFG0 | | Customer Notification Service | | | | Sampling Requirements | | | | | | Special Event Trigger (CCP) | 41, 50 | Customer Support | 1 | UI | | Timing Diagram | 87 | D | | | | Absolute Maximum Ratings | 73 | Poto Momoni | | 40 | | ADCON0 Register | 11, 45 | Data Memory | | | | ADCS1:ADCS0 Bits | | Bank Select (RP1:RP0 Bits) | | | | ADON Bit | 45 | General Purpose Registers | | | | CHS2:CHS0 Bits | 45 | Register File Map | | | | GO/DONE Bit | | Special Function Registers | | | | ADCON1 Register | • | DC Characteristics | | | | PCFG2:PCFG0 Bits | | Development Support | | | | ADRES Register | | Direct Addressing | | 20 | | Analog-to-Digital Converter. See A/D Architecture | | E | | | | PIC16C712/716 Block Diagram | | <del>-</del> | | | | Assembler | | Electrical Characteristics | | | | MPASM Assembler | 70 | Errata | | | | WII AGWI AGGCIIIDIGI | 70 | External Power-on Reset Circuit | | 55 | | В | | F | | | | Banking, Data Memory | 10 13 | • | | | | BOR. See Brown-out Reset | 10, 13 | Family of Devices | | | | Brown-Out Reset (BOR) | 55 | PIC16C7XX | | | | Brown-out Reset (BOR) | | Firmware Instructions | | 67 | | BOR Enable (BODEN Bit) | | 1 | | | | | | 1 | | | | BOR Status (BOR Bit) | | I/O Ports | | | | Timing Diagram | 83 | ID Locations | 51, | 65 | | C | | In-Circuit Serial Programming™ (ICSP™) | 51, | 65 | | | | Indirect Addressing | | 20 | | C Compilers | 70 | FSR Register | 10, 11, | 20 | | MPLAB C18 | _ | INDF Register | | 11 | | MPLAB C30 | | Instruction Format | | | | Capture (CCP Module) | | Instruction Set | | 67 | | Block Diagram | | Summary Table | | 68 | | CCP Pin Configuration | 40 | INT Interrupt (RB0/INT). See Interrupt Sources | | | | CCPR1H:CCPR1L Registers | 40 | INTCON Register | 11. | 15 | | Changing Between Capture Prescalers | 40 | GIE Bit | | | | Software Interrupt | 40 | INTE Bit | | | | Timer1 Mode Selection | 40 | INTE Bit | | | | Capture/Compare/PWM (CCP) | 39 | PEIE Bit | | | | Capture Mode. See Capture | | RBIE Bit | | | | CCP1CON Register | 11, 39 | RBIF Bit | | | | CCPR1H Register | | TOIE Bit | , | | | CCPR1L Register | | | | | | Compare Mode. See Compare | • | TOIF Bit | | | | • | | Internet Address | 1 | UI | | Interrupt Sources | . 51. 61 | XT | 53. | 58 | |-----------------------------------------------------------|-----------|-------------------------------------------------------|-----|-----| | A/D Conversion Complete | | Oscillator, Timer1 | , | | | Block Diagram | | Oscillator, WDT | | | | Capture Complete (CCP) | | Р | | | | Compare Complete (CCP) | 41 | • | | | | Interrupt-on-Change (RB7:RB4) | | Packaging | | | | RB0/INT Pin, External | | Details | | | | TMR0 Overflow | | Paging, Program Memory | | | | TMR1 Overflow | | PCON Register | | | | TMR2 to PR2 Match | | BOR BitPOR Bit | | | | TMR2 to PR2 Match (PWM) | | PICSTART Plus Development Programmer | | | | Interrupts, Context Saving During Interrupts, Enable Bits | 62 | PIE1 Register | | | | A/D Converter Enable (ADIE Bit) | 16 | ADIE Bit | | | | CCP1 Enable (CCP1IE Bit) | | CCP1IE Bit | | | | Global Interrupt Enable (GIE Bit) | | TMR1IE Bit | | | | Interrupt-on-Change (RB7:RB4) Enable | , | TMR2IE Bit | | | | (RBIE Bit) | 15, 62 | Pin Functions | | | | Peripheral Interrupt Enable (PEIE Bit) | | MCLR/VPP | | . 6 | | RB0/INT Enable (INTE Bit) | 15 | RA0/AN0 | | . 6 | | TMR0 Overflow Enable (T0IE Bit) | 15 | RA1/AN1 | | | | TMR1 Overflow Enable (TMR1IE Bit) | | RA2/AN2 | | | | TMR2 to PR2 Match Enable (TMR2IE Bit) | 16 | RA3/AN3/VREF | | | | Interrupts, Flag Bits | | RA4/T0CKI | | | | A/D Converter Flag (ADIF Bit) | | RB0/INT | | | | CCP1 Flag (CCP1IF Bit) | 7, 40, 41 | RB1<br>RB2 | | | | Interrupt-on-Change (RB7:RB4) Flag | - 04 60 | RB3 | | | | (RBIF Bit) | | RB4 | | | | TMR0 Overflow Flag (T0IF Bit) | | RB5 | | | | TMR1 Overflow Flag (TMR1IF Bit) | | RB6 | | | | TMR2 to PR2 Match Flag (TMR2IF Bit) | | RB7 | | | | | | VDD | | | | M | | Vss | | . 7 | | Master Clear (MCLR) | | Pinout Descriptions | | | | MCLR Reset, Normal Operation 54 | 4, 58, 59 | PIC16C712/716 Pinout Description | | 6 | | MCLR Reset, Sleep | | PIR1 Register | | | | MCLR Reset, Sleep | 54, 58 | ADIF Bit | | | | Memory Organization | 4.0 | CCP1IF Bit | | | | Data Memory | | TMR1IF Bit | | | | Program Memory Microchip Internet Web Site | | TMR2IF Bit<br>Pointer, FSR | | | | MPLAB ASM30 Assembler, Linker, Librarian | | POR. See Power-on Reset | | 20 | | MPLAB ICD 2 In-Circuit Debugger | | PORTA | | | | MPLAB ICE 2000 High-Performance Universal | | Initialization | | 21 | | In-Circuit Emulator | 71 | PORTA Register | | | | MPLAB ICE 4000 High-Performance Universal | | RA3:RA0 Port Pins | | | | In-Circuit Emulator | 71 | RA4/T0CKI Pin | | 22 | | MPLAB Integrated Development Environment Softwa | are 69 | TRISA Register | 12, | 21 | | MPLAB PM3 Device Programmer | 71 | PORTB | | | | MPLINK Object Linker/MPLIB Object Librarian | 70 | Block Diagram of RB1/T1OSO/T1CKI Pin | | | | 0 | | Block Diagram of RB2/T10SI Pin | | 25 | | | 67 | Block Diagram of RB3/CCP1 Pin | | | | OPCODE Field Descriptions | | Initialization | | | | OPTION_REG Register INTEDG Bit | | PORTB Register | | | | PS2:PS0 Bits | | Pull-up Enable (RBPU Bit) | | | | PSA Bit | | RB0/INT Edge Select (INTEDG Bit)RB0/INT Pin, External | | | | RBPU Bit | | RB3:RB0 Port Pins | | | | TOCS Bit | | RB7:RB4 Interrupt-on-Change | | | | TOSE Bit | | RB7:RB4 Interrupt-on-Change Enable (RBIE Bit) | | | | Oscillator Configuration | | RB7:RB4 Interrupt-on-Change Flag | , | | | HS | | (RBIF Bit) | 24, | 62 | | LP | | RB7:RB4 Port Pins | | | | RC 53 | | TRISB Register | 12, | 23 | | Selection (FOSC1:FOSC0 Bits) | 52 | | | | #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949 #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. & KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 1999-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620769751 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.