



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 4MHz                                                                       |
| Connectivity               | -                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                      |
| Number of I/O              | 13                                                                         |
| Program Memory Size        | 3.5KB (2K x 14)                                                            |
| Program Memory Type        | OTP                                                                        |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128 x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4V ~ 5.5V                                                                  |
| Data Converters            | A/D 4x8b                                                                   |
| Oscillator Type            | External                                                                   |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 18-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16c716-04e-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

NOTES:

### 2.3 PCL and PCLATH

The Program Counter (PC) specifies the address of the instruction to fetch for execution. The PC is 13 bits wide. The low byte is called the PCL register. This register is readable and writable. The high byte is called the PCH register. This register contains the PC<12:8> bits and is not directly readable or writable. All updates to the PCH register go through the PCLATH register.

#### 2.3.1 STACK

The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-range devices have an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed eight times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

#### 2.4 Program Memory Paging

The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper bit of the address is provided by PCLATH<3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bit is programmed so that the desired program memory page is addressed. If a return from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is pushed onto the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the return instructions (which POPs the address from the stack).

#### FIGURE 3-1: BLOCK DIAGRAM OF RA3:RA0







#### 7.3.3 SET-UP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Set the PWM period by writing to the PR2 register.
- 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits.
- 3. Make the CCP1 pin an output by clearing the TRISCCP<2> bit.
- 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON.
- 5. Configure the CCP1 module for PWM operation.

#### TABLE 7-3:EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz

| PWM Frequency              | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|----------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescaler (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                  | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits)  | 10       | 10       | 10        | 8         | 7         | 5.5       |

| Address | Name    | Bit 7     | Bit 6        | Bit 5         | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|---------|-----------|--------------|---------------|---------|---------|--------|---------|---------|-------------------------|---------------------------------|
| 07h     | DATACCP |           | —            |               | _       | —       | DCCP   |         | DT1CK   | xxxx xxxx               | xxxx xuxu                       |
| 0Bh,8Bh | INTCON  | GIE       | PEIE         | TOIE          | INTE    | RBIE    | T0IF   | INTF    | RBIF    | 0000 000x               | 0000 000u                       |
| 0Ch     | PIR1    | —         | ADIF         | —             | —       | —       | CCP1IF | TMR2IF  | TMR1IF  | -0000                   | -0000                           |
| 11h     | TMR2    | Timer2 Mo | dule's Regis | ter           |         |         |        |         |         | 0000 0000               | 0000 0000                       |
| 12h     | T2CON   | —         | TOUTPS3      | TOUTPS2       | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000               | -000 0000                       |
| 15h     | CCPR1L  | Capture/C | ompare/PWI   | V Register 1  | (LSB)   |         |        |         |         | xxxx xxxx               | uuuu uuuu                       |
| 16h     | CCPR1H  | Capture/C | ompare/PWI   | VI Register 1 | (MSB)   |         |        |         |         | xxxx xxxx               | uuuu uuuu                       |
| 17h     | CCP1CON | —         | —            | DC1B1         | DC1B0   | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00 0000                 | 00 0000                         |
| 87h     | TRISCCP | —         | —            | —             | —       | —       | TCCP   | _       | TT1CK   | xxxx x1x1               | xxxx x1x1                       |
| 8Ch     | PIE1    | —         | ADIE         | _             | —       | —       | CCP1IE | TMR2IE  | TMR1IE  | -0000                   | -0000                           |
| 92h     | PR2     | Timer2 Mo | dule's Perio | d Register    |         |         |        |         |         | 1111 1111               | 1111 1111                       |

#### TABLE 7-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2

Legend: x = unknown, u = unchanged, — = unimplemented read as '0'. Shaded cells are not used by PWM and Timer2.

The ADRES register contains the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRES register, the GO/DONE bit (ADCON0<2>) is cleared and the A/D Interrupt Flag bit ADIF is set. The block diagram of the A/D module is shown in Figure 8-3.

The value that is in the ADRES register is not modified for a Power-on Reset. The ADRES register will contain unknown data after a Power-on Reset.

After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see **Section 8.1 "A/D Acquisition Requirements"**. After this acquisition time has elapsed, the A/D conversion can be started. The following steps should be followed for doing an A/D conversion:

- 1. Configure the A/D module:
  - Configure analog pins/voltage reference/ and digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)
- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set GIE bit
- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared

OR

- Waiting for the A/D interrupt
- 6. Read A/D Result register (ADRES), clear bit ADIF if required.
- 7. For the next conversion, go to step 1 or step 2 as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2TAD is required before next acquisition starts.



#### FIGURE 8-3: A/D BLOCK DIAGRAM

# 9.0 SPECIAL FEATURES OF THE CPU

The PIC16C712/716 devices have a host of features intended to maximize system reliability, minimize cost through elimination of external components, provide power-saving operating modes and offer code protection. These are:

- OSC Selection
- Reset:
  - Power-on Reset (POR)
  - Power-up Timer (PWRT)
  - Oscillator Start-up Timer (OST)
  - Brown-out Reset (BOR)
- Interrupts
- Watchdog Timer (WDT)
- Sleep
- Code protection
- ID locations
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

These devices have a Watchdog Timer, which can be shut off only through Configuration bits. It runs off its own RC oscillator for added reliability. There are two timers that offer necessary delays on power-up. One is the Oscillator Start-up Timer (OST), intended to keep the chip in Reset until the crystal oscillator is stable. The other is the Power-up Timer (PWRT), which provides a fixed delay on power-up only and is designed to keep the part in Reset while the power supply stabilizes. With these two timers on-chip, most applications need no external Reset circuitry. Sleep mode is designed to offer a very low-current Power-Down mode. The user can wake-up from Sleep through external Reset, Watchdog Timer Wake-up, or through an interrupt. Several oscillator options are also made available to allow the part to fit the application. The RC oscillator option saves system cost, while the LP crystal option saves power. A set of Configuration bits are used to select various options.

Additional information on special features is available in the  $PIC^{\mbox{\tiny B}}$  Mid-Range Reference Manual, (DS33023).

### 9.1 Configuration Bits

The Configuration bits can be programmed (read as '0') or left unprogrammed (read as '1') to select various device configurations. These bits are mapped in program memory location 2007h.

The user will note that address 2007h is beyond the user program memory space. In fact, it belongs to the special test/configuration memory space (2000h-3FFFh), which can be accessed only during programming.







**EXTERNAL BROWN-OUT PROTECTION CIRCUIT 2** 



$$\frac{R1}{R1 + R2} = 0$$

- 2: Internal Brown-out Reset should be disabled when using this circuit.
- 3: Resistors should be adjusted for the characteristics of the transistor.

#### **FIGURE 9-10:** EXTERNAL BROWN-OUT **PROTECTION CIRCUIT 3**



Microchip Technology's MCP809 microcontroller supervisor. The MCP8XX and MCP1XX families of supervisors provide push-pull and open collector outputs with both high and low active Reset pins. There are 7 different trip point selections to accommodate 5V and 3V systems

#### 9.8 **Time-out Sequence**

On power-up the time-out sequence is as follows: First PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 9-11, Figure 9-12, and Figure 9-13 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if MCLR is kept low long enough, the time-outs will expire. Then bringing MCLR high will begin execution immediately (Figure 9-13). This is useful for testing purposes or to synchronize more than one PIC16CXXX device operating in parallel.

Table 9-5 shows the Reset conditions for some Special Function Registers, while Table 9-6 shows the Reset conditions for all the registers.

#### 9.10 Interrupts

The PIC16C712/716 devices have up to 7 sources of interrupt. The Interrupt Control Register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual interrupt flag bits are set regard- |
|-------|------------------------------------------------|
|       | less of the status of their corresponding      |
|       | mask bit or the GIE bit.                       |

A Global Interrupt Enable bit, GIE (INTCON<7>) enables (if set) all unmasked interrupts or disables (if cleared) all interrupts. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set, regardless of the status of the GIE bit. The GIE bit is cleared on Reset.

The "return from interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.

The peripheral interrupt flags are contained in the Special Function Registers, PIR1 and PIR2. The corresponding interrupt enable bits are contained in Special Function Registers, PIE1 and PIE2, and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit.



#### FIGURE 9-14: INTERRUPT LOGIC

#### 9.12 Watchdog Timer (WDT)

The Watchdog Timer is as a free running, on-chip, RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device have been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT Time-out generates a device Reset (Watchdog Timer Reset). If the device is in Sleep mode, a WDT Time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer Time-out.

The WDT can be permanently disabled by clearing Configuration bit WDTE (**Section 9.1 "Configuration Bits**").

WDT time-out period values may be found in the Electrical Specifications section under TwDT (parameter #31). Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register.

**Note:** The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device Reset condition.

**Note:** When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.

#### FIGURE 9-15: WATCHDOG TIMER BLOCK DIAGRAM



#### FIGURE 9-16: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address | Name         | Bits 13:8 | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|---------|--------------|-----------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h   | Config. bits | (1)       | _     | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | FOSC1 | FOSC0 |
| 81h     | OPTION_REG   | N/A       | RBPU  | INTEDG               | TOCS  | TOSE  | PSA                  | PS2   | PS1   | PS0   |

**Legend:** Shaded cells are not used by the Watchdog Timer. **Note 1:** See Figure 9-1 for operation of these bits.

#### 9.16 In-Circuit Serial Programming™

PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

For complete details on serial programming, please refer to the In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) Guide, (DS30277).

#### 11.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline
  assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

#### 11.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 family of microcontrollers and dsPIC30F family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

#### 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 11.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- Support for the entire dsPIC30F instruction set
- · Support for fixed-point and floating-point data
- · Command line interface
- Rich directive set
- Flexible macro language
- MPLAB IDE compatibility

#### 11.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, as well as internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the laboratory environment, making it an excellent, economical software development tool.

#### 11.7 MPLAB ICE 2000 High-Performance In-Circuit Emulator

The MPLAB ICE 2000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for PIC microcontrollers. Software control of the MPLAB ICE 2000 In-Circuit Emulator is advanced by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 2000 is a full-featured emulator system with enhanced trace, trigger and data monitoring features. Interchangeable processor modules allow the system to be easily reconfigured for emulation of different processors. The architecture of the MPLAB ICE 2000 In-Circuit Emulator allows expansion to support new PIC microcontrollers.

The MPLAB ICE 2000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft<sup>®</sup> Windows<sup>®</sup> 32-bit operating system were chosen to best make these features available in a simple, unified application.

#### 11.8 MPLAB ICE 4000 High-Performance In-Circuit Emulator

The MPLAB ICE 4000 In-Circuit Emulator is intended to provide the product development engineer with a complete microcontroller design tool set for high-end PIC MCUs and dsPIC DSCs. Software control of the MPLAB ICE 4000 In-Circuit Emulator is provided by the MPLAB Integrated Development Environment, which allows editing, building, downloading and source debugging from a single environment.

The MPLAB ICE 4000 is a premium emulator system, providing the features of MPLAB ICE 2000, but with increased emulation memory and high-speed performance for dsPIC30F and PIC18XXXX devices. Its advanced emulator features include complex triggering and timing, and up to 2 Mb of emulation memory.

The MPLAB ICE 4000 In-Circuit Emulator system has been designed as a real-time emulation system with advanced features that are typically found on more expensive development tools. The PC platform and Microsoft Windows 32-bit operating system were chosen to best make these features available in a simple, unified application.

## 11.9 MPLAB ICD 2 In-Circuit Debugger

Microchip's In-Circuit Debugger, MPLAB ICD 2, is a powerful, low-cost, run-time development tool, connecting to the host PC via an RS-232 or high-speed USB interface. This tool is based on the Flash PIC MCUs and can be used to develop for these and other PIC MCUs and dsPIC DSCs. The MPLAB ICD 2 utilizes the in-circuit debugging capability built into the Flash devices. This feature, along with Microchip's In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) protocol, offers costeffective, in-circuit Flash debugging from the graphical user interface of the MPLAB Integrated Development Environment. This enables a designer to develop and debug source code by setting breakpoints, single stepping and watching variables, and CPU status and peripheral registers. Running at full speed enables testing hardware and applications in real time. MPLAB ICD 2 also serves as a development programmer for selected PIC devices.

#### 11.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages and a modular, detachable socket assembly to support various package types. The ICSP™ cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices and incorporates an SD/MMC card for file storage and secure data applications.

|                                                          | Standard Operating Conditions (unless otherwise stated) |                                    |           |         |            |         |                                                                        |  |  |  |
|----------------------------------------------------------|---------------------------------------------------------|------------------------------------|-----------|---------|------------|---------|------------------------------------------------------------------------|--|--|--|
|                                                          |                                                         |                                    | Operating | temper  | ature      | 0°C ≤   | $TA \leq +70^{\circ}C$ for commercial                                  |  |  |  |
|                                                          |                                                         |                                    |           |         | -4         | 0°C ≤   | $TA \leq +85^{\circ}C$ for industrial                                  |  |  |  |
|                                                          |                                                         |                                    |           |         | -4         | 0°C ≤   | $TA \leq +125^{\circ}C$ for extended                                   |  |  |  |
| DC CHA                                                   | RACTE                                                   | RISTICS                            | Operating | voltage | e VDD rang | e as de | escribed in DC spec Section 12.1                                       |  |  |  |
|                                                          |                                                         |                                    | "DC Char  | acteris | tics: PIC1 | 6C712   | 716-04 (Commercial, Industrial,                                        |  |  |  |
|                                                          |                                                         |                                    | Extended  | ) PIC16 | 6C712/716  | -20 (Co | ommercial, Industrial,                                                 |  |  |  |
| Extended)" and Section 12.2 "DC Characteristics: PIC16LC |                                                         |                                    |           |         |            |         |                                                                        |  |  |  |
| 716-04 (Commercial, Industrial)"                         |                                                         |                                    |           |         |            |         |                                                                        |  |  |  |
| Param                                                    | Sym.                                                    | Characteristic                     | Min.      | Тур†    | Max.       | Units   | Conditions                                                             |  |  |  |
| No.                                                      |                                                         |                                    |           |         |            |         |                                                                        |  |  |  |
|                                                          |                                                         | Output Low Voltage                 |           |         |            |         |                                                                        |  |  |  |
| D080                                                     | Vol                                                     | I/O ports                          | —         | —       | 0.6        | V       | IOL = 8.5 mA, VDD = 4.5V,<br>-40°C to +85°C                            |  |  |  |
|                                                          |                                                         |                                    | —         | —       | 0.6        | V       | IOL = 7.0 mA, VDD = 4.5V,<br>-40°C to +125°C                           |  |  |  |
| D083                                                     |                                                         | OSC2/CLKOUT<br>(RC Osc mode)       | —         | _       | 0.6        | V       | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C                            |  |  |  |
|                                                          |                                                         |                                    | —         | —       | 0.6        | V       | IOL = 1.2 mA, VDD = 4.5V,<br>-40°C to +125°C                           |  |  |  |
|                                                          |                                                         | Output High Voltage                |           |         |            |         |                                                                        |  |  |  |
| D090                                                     | Vон                                                     | I/O ports (Note 3)                 | VDD-0.7   | -       | —          | V       | IOH = -3.0 mA, VDD = 4.5V,<br>-40°С to +85°С                           |  |  |  |
|                                                          |                                                         |                                    | VDD-0.7   | _       | —          | V       | IOH = -2.5 mA, VDD = 4.5V,<br>-40°С to +125°С                          |  |  |  |
| D092                                                     |                                                         | OSC2/CLKOUT (RC Osc<br>mode)       | Vdd-0.7   | —       | —          | V       | IOH = -1.3 mA, VDD = 4.5V,<br>-40°С to +85°С                           |  |  |  |
|                                                          |                                                         |                                    | Vdd-0.7   | _       | _          | V       | IOH = -1.0 mA, VDD = 4.5V,<br>-40°C to +125°C                          |  |  |  |
| D150*                                                    | Vod                                                     | Open-Drain High Voltage            | —         | _       | 8.5        | V       | RA4 pin                                                                |  |  |  |
|                                                          |                                                         | Capacitive Loading Specs on        |           |         |            |         |                                                                        |  |  |  |
|                                                          |                                                         | Output Pins                        |           |         |            |         |                                                                        |  |  |  |
| D100                                                     | Cosc2                                                   | OSC2 pin                           | —         | _       | 15         | pF      | In XT, HS and LP modes when<br>external clock is used to drive<br>OSC1 |  |  |  |
| D101                                                     | Сю                                                      | All I/O pins and OSC2 (in RC mode) | —         | _       | 50         | pF      |                                                                        |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC Oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC MCU be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

#### FIGURE 12-8: TIMER0 AND TIMER1 EXTERNAL CLOCK TIMINGS



| Param | Sym.      | Characteristic         |                      |                | Min.                  | Typ† | Max.  | Units | Conditions         |
|-------|-----------|------------------------|----------------------|----------------|-----------------------|------|-------|-------|--------------------|
| No.   |           |                        |                      |                |                       |      |       |       |                    |
| 40*   | Tt0H      | T0CKI High Pulse Width |                      | No Prescaler   | 0.5TCY + 20           | —    | —     | ns    | Must also meet     |
|       |           |                        |                      | With Prescaler | 10                    | _    |       | ns    | parameter 42       |
| 41*   | Tt0L      | T0CKI Low Pulse W      | /idth                | No Prescaler   | 0.5TCY + 20           | —    | —     | ns    | Must also meet     |
|       |           |                        |                      | With Prescaler | 10                    | —    | —     | ns    | parameter 42       |
| 42*   | Tt0P      | T0CKI Period           |                      | No Prescaler   | TCY + 40              | —    | —     | ns    |                    |
|       |           |                        |                      | With Prescaler | Greater of:           | —    | -     | ns    | N = prescale value |
|       |           |                        |                      |                | 20 or <u>Tcy + 40</u> |      |       |       | (2, 4,, 256)       |
|       |           |                        | -                    |                | N                     |      |       |       |                    |
| 45*   | Tt1H      | T1CKI High Time        | Synchronous, F       | rescaler = 1   | 0.5TCY + 20           | —    | —     | ns    | Must also meet     |
|       |           |                        | Synchronous,         | Standard       | 15                    | —    | —     | ns    | parameter 47       |
|       |           | Prescaler = 2,4,8      |                      | Extended (LC)  | 25                    | —    | _     | ns    |                    |
|       |           |                        | Asynchronous         | Standard       | 30                    | —    | —     | ns    |                    |
|       |           |                        |                      | Extended (LC)  | 50                    | —    | —     | ns    |                    |
| 46*   | Tt1L      | T1CKI Low Time         | Synchronous, P       | Prescaler = 1  | 0.5TCY + 20           | —    | _     | ns    | Must also meet     |
|       |           |                        | Synchronous,         | Standard       | 15                    | —    | —     | ns    | parameter 47       |
|       |           |                        | Prescaler =<br>2,4,8 | Extended (LC)  | 25                    | _    | _     | ns    |                    |
|       |           |                        | Asynchronous         | Standard       | 30                    | -    | —     | ns    |                    |
|       |           |                        |                      | Extended (LC)  | 50                    | —    | —     | ns    |                    |
| 47*   | Tt1P      | T1CKI input period     | Synchronous          | Standard       | Greater of:           | —    | —     | ns    | N = prescale value |
|       |           |                        |                      |                | 30 OR <u>TCY + 40</u> |      |       |       | (1, 2, 4, 8)       |
|       |           |                        |                      |                | N                     |      |       |       |                    |
|       |           |                        |                      | Extended (LC)  | Greater of:           |      |       |       | N = prescale value |
|       |           |                        |                      |                | 50 OR <u>TCY + 40</u> |      |       |       | (1, 2, 4, 8)       |
|       |           |                        |                      |                | N                     |      |       |       |                    |
|       |           |                        | Asynchronous         | Standard       | 60                    | —    | —     | ns    |                    |
|       |           |                        |                      | Extended (LC)  | 100                   | —    | —     | ns    |                    |
|       | Ft1       | Timer1 oscillator inp  | out frequency rar    | ige            | DC                    | —    | 200   | kHz   |                    |
|       |           | (oscillator enabled b  | by setting bit T1C   | DSCEN)         |                       |      |       |       |                    |
| 48    | TCKEZtmr1 | Delay from external    | clock edge to tir    | ner increment  | 2Tosc                 | —    | 7Tosc | —     |                    |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

# TABLE 12-7:A/D CONVERTER CHARACTERISTICS:<br/>PIC16C712/716-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16C712/716-20 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC712/716-04 (COMMERCIAL, INDUSTRIAL)

| Param<br>No. | Sym. | Characteristic                              |               | Min.      | Тур†                   | Max.       | Units                                    | Conditions                                                                                                                                                                 |
|--------------|------|---------------------------------------------|---------------|-----------|------------------------|------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR   | Resolution                                  | —             | _         | 8-bits                 | bit        | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF |                                                                                                                                                                            |
| A02          | Eabs | Total Absolute error                        | -             | _         | < ± 1                  | LSb        | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF |                                                                                                                                                                            |
| A03          | EIL  | Integral linearity error                    |               | -         | —                      | < ± 1      | LSb                                      | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                                                                   |
| A04          | Edl  | Differential linearity erro                 | -             | _         | < ± 1                  | LSb        | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF |                                                                                                                                                                            |
| A05          | EFS  | Full scale error                            |               | -         | —                      | < ± 1      | LSb                                      | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                                                                   |
| A06          | EOFF | Offset error                                |               | -         | _                      | < ± 1      | LSb                                      | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                                                                   |
| A10          | —    | Monotonicity                                |               | _         | guaranteed<br>(Note 3) | _          | —                                        | VSS £ VAIN £ VREF                                                                                                                                                          |
| A20          | VREF | Reference voltage                           |               | 2.5V      | —                      | Vdd + 0.3  | V                                        |                                                                                                                                                                            |
| A25          | VAIN | Analog input voltage                        |               | Vss - 0.3 | —                      | Vref + 0.3 | V                                        |                                                                                                                                                                            |
| A30          | ZAIN | Recommended impeda<br>analog voltage source | nce of        | -         | _                      | 10.0       | kΩ                                       |                                                                                                                                                                            |
| A40          | IAD  | A/D conversion cur-                         | Standard      | —         | 180                    | _          | μΑ                                       | Average current consump-                                                                                                                                                   |
|              |      | rent (VDD)                                  | Extended (LC) | —         | 90                     | —          | μA                                       | tion when A/D is on.<br><b>(Note 1)</b>                                                                                                                                    |
| A50          | IREF | VREF input current (Note 2)                 |               | 10        | _                      | 1000       | μΑ<br>μΑ                                 | During VAIN acquisition.<br>Based on differential of<br>VHOLD to VAIN to charge<br>CHOLD, see <b>Section 9.1</b><br><b>"Configuration Bits"</b> .<br>During A/D Conversion |
|              |      |                                             |               |           |                        |            |                                          | cycle                                                                                                                                                                      |

2: \* These parameters are characterized but not tested.

3: † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

3: The A/D conversion result never decreases with an increase in the Input Voltage, and has no missing codes.

NOTES:







|                          | Units      |      | INCHES* |      | N     | 8     |       |
|--------------------------|------------|------|---------|------|-------|-------|-------|
| Dimensi                  | ion Limits | MIN  | NOM     | MAX  | MIN   | NOM   | MAX   |
| Number of Pins           | n          |      | 18      |      |       | 18    |       |
| Pitch                    | р          |      | .050    |      |       | 1.27  |       |
| Overall Height           | Α          | .093 | .099    | .104 | 2.36  | 2.50  | 2.64  |
| Molded Package Thickness | A2         | .088 | .091    | .094 | 2.24  | 2.31  | 2.39  |
| Standoff §               | A1         | .004 | .008    | .012 | 0.10  | 0.20  | 0.30  |
| Overall Width            | Е          | .394 | .407    | .420 | 10.01 | 10.34 | 10.67 |
| Molded Package Width     | E1         | .291 | .295    | .299 | 7.39  | 7.49  | 7.59  |
| Overall Length           | D          | .446 | .454    | .462 | 11.33 | 11.53 | 11.73 |
| Chamfer Distance         | h          | .010 | .020    | .029 | 0.25  | 0.50  | 0.74  |
| Foot Length              | L          | .016 | .033    | .050 | 0.41  | 0.84  | 1.27  |
| Foot Angle               | ф          | 0    | 4       | 8    | 0     | 4     | 8     |
| Lead Thickness           | С          | .009 | .011    | .012 | 0.23  | 0.27  | 0.30  |
| Lead Width               | В          | .014 | .017    | .020 | 0.36  | 0.42  | 0.51  |
| Mold Draft Angle Top     | α          | 0    | 12      | 15   | 0     | 12    | 15    |
| Mold Draft Angle Bottom  | β          | 0    | 12      | 15   | 0     | 12    | 15    |

\* Controlling Parameter § Significant Characteristic

Notes:

Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-013

Drawing No. C04-051

NOTES:

| TRISC Register                            | 12                                                                                                                             |
|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Postscaler, Timer2                        |                                                                                                                                |
| Select (TOUTPS3:TOUTPS0 Bits)             | 36                                                                                                                             |
| Postscaler, WDT                           | 29                                                                                                                             |
| Assignment (PSA Bit) 14,<br>Block Diagram | 29                                                                                                                             |
| Block Diagram                             | 20                                                                                                                             |
| Switching Between Timer() and WDT         | 30                                                                                                                             |
| Power-down Mode. See Sleep                | 00                                                                                                                             |
| Power-on Reset (POR) 51, 54, 55, 58,      | 59                                                                                                                             |
| Oscillator Start-up Timer (OST) 51,       | 55                                                                                                                             |
| POR Status (POR Bit)                      | 18                                                                                                                             |
| Power Control (PCON) Register             | 58                                                                                                                             |
| Power-down (PD Bit) 13,                   | 54                                                                                                                             |
| Power-on Reset Circuit, External          | 55                                                                                                                             |
| Power-up Timer (PWRT) 51,                 | 55                                                                                                                             |
| Time-out (TO Bit)                         | 52<br>57                                                                                                                       |
| Time-out Sequence                         | 57                                                                                                                             |
| Time-out Sequence on Power-up             | 60                                                                                                                             |
| Timing Diagram                            | 83                                                                                                                             |
| Prescaler, Capture                        | 40                                                                                                                             |
| Prescaler, Timer0                         | 29                                                                                                                             |
| Assignment (PSA Bit) 14,                  | 29                                                                                                                             |
| Block Diagram                             | 30                                                                                                                             |
| Rate Select (PS2:PS0 Bits) 14,            | 29                                                                                                                             |
| Switching Between Timer0 and WDT          | 30                                                                                                                             |
| Prescaler, TIMERT                         | 32                                                                                                                             |
| Prescaler Timer2                          | 42                                                                                                                             |
| Select (T2CKPS1:T2CKPS0 Bits)             | 36                                                                                                                             |
| Product Identification System             | 103                                                                                                                            |
| Program Counter                           |                                                                                                                                |
| PCL Register 11,                          | 19                                                                                                                             |
| PCLATH Register 11, 19,                   | 62                                                                                                                             |
| Reset Conditions                          | <b>F</b> O                                                                                                                     |
| Program Memory                            | 58                                                                                                                             |
|                                           | . 9                                                                                                                            |
| Interrupt Vector                          | 58<br>. 9<br>9                                                                                                                 |
| Interrupt Vector                          | 58<br>9<br>9<br>19                                                                                                             |
| Interrupt Vector                          | 58<br>9<br>9<br>19<br>9                                                                                                        |
| Interrupt Vector                          | 58<br>9<br>9<br>19<br>9<br>9                                                                                                   |
| Interrupt Vector                          | 58<br>9<br>9<br>.19<br>.9<br>.9<br>.65<br>67                                                                                   |
| Interrupt Vector                          | 58<br>9<br>9<br>9<br>.9<br>.9<br>.65<br>.67<br>.42                                                                             |
| Interrupt Vector                          | 58<br>9<br>9<br>9<br>9<br>9<br>.65<br>.67<br>.42<br>.42                                                                        |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>                                                                                      |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>19<br>9<br>65<br>67<br>42<br>42<br>42<br>42                                                                    |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>19<br>9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42                                                        |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>19<br>9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42                                                        |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>19<br>9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42                                |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>19<br>. 9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42        |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>9<br>65<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>4                                |
| Interrupt Vector<br>Paging                | 58<br>9<br>9<br>9<br>9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>43<br>42<br>43<br>42<br>16<br>17                     |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>19<br>. 9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>43<br>42<br>42<br>43<br>42<br>16<br>17  |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9                                                       |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>19<br>. 9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>42<br>16<br>17<br>42  |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>19<br>. 9<br>. 9<br>65<br>67<br>42<br>42<br>42<br>42<br>42<br>42<br>43<br>42<br>43<br>42<br>16<br>17<br>42 |
| Interrupt Vector<br>Paging                | 58<br>. 9<br>. 9<br>19<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9<br>. 9                                          |

| N                    |        |
|----------------------|--------|
| RAM. See Data Memory |        |
| Reader Response      | 104    |
| Register File        | 10     |
| Register File Map    | 10     |
| Reset                | 51, 54 |
| Block Diagram        | 56     |

| Brown-out Reset (BOR). See Brown-out Reset (BOR | )  |
|-------------------------------------------------|----|
| MCLR Reset. See MCLR                            |    |
| Power-on Reset (POR). See Power-on Reset (POR)  |    |
| Reset Conditions for All Registers              | 59 |
| Reset Conditions for PCON Register              | 58 |
| Reset Conditions for Program Counter            | 58 |
| Reset Conditions for STATUS Register            | 58 |
| Timing Diagram                                  | 83 |
| WDT Reset. See Watchdog Timer (WDT)             |    |
| Revision History                                | 95 |
|                                                 |    |

## S

| Sleep                              | 4<br>4 |
|------------------------------------|--------|
| Software Simulator (MPLAB SIM) 70  | 0      |
| Special Event Trigger. See Compare |        |
| Special Features of the CPU 51     | 1      |
| Special Function Registers 11      | 1      |
| Speed, Operating                   | 1      |
| Stack 19                           | 9      |
| STATUS Register 11, 13, 62         | 2      |
| C Bit                              | 3      |
| DC Bit 13                          | 3      |
| IRP Bit 13                         | 3      |
| PD Bit 13, 54                      | 4      |
| RP1:RP0 Bits13                     | 3      |
| TO Bit 13, 54                      | 4      |
| Z Bit                              | 3      |

#### Т

| 1                                      |        |
|----------------------------------------|--------|
| T1CON Register                         | 11, 31 |
| T1CKPS1:T1CKPS0 Bits                   |        |
| T1OSCEN Bit                            | 31     |
| T1SYNC Bit                             | 31     |
| TMR1CS Bit                             | 31     |
| TMR1ON Bit                             | 31     |
| T2CON Register                         | 11, 36 |
| T2CKPS1:T2CKPS0 Bits                   |        |
| TMR2ON Bit                             | 36     |
| TOUTPS3:TOUTPS0 Bits                   | 36     |
| Timer0                                 | 29     |
| Block Diagram                          | 29     |
| Clock Source Edge Select (T0SE Bit)    | 14, 29 |
| Clock Source Select (T0CS Bit)         | 14, 29 |
| Overflow Enable (T0IE Bit)             |        |
| Overflow Flag (TOIF Bit)               | 15, 62 |
| Overflow Interrupt                     | 30, 62 |
| Prescaler. See Prescaler, Timer0       | ,      |
| Timing Diagram                         | 84     |
| TMR0 Register                          | 11     |
| Timer1                                 | 31     |
| Block Diagram                          | 32     |
| Capacitor Selection                    | 34     |
| Clock Source Select (TMR1CS Bit)       | 31     |
| External Clock Input Sync (T1SYNC Bit) | 31     |
| Module On/Off (TMR1ON Bit)             | 31     |
| Oscillator                             | 31, 34 |
| Oscillator Enable (T1OSCEN Bit)        |        |
| Overflow Enable (TMR1IE Bit)           | 16     |
| Overflow Flag (TMR1IF Bit)             | 17     |
| Overflow Interrupt                     | 31, 34 |
| Prescaler. See Prescaler, Timer1       | ·      |
| Special Event Trigger (CCP)            | 34, 41 |
| T1CON Register                         | 11, 31 |
| Timing Diagram                         |        |
| TMR1H Register                         | 11, 31 |
| 5                                      |        |

NOTES: