

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Product Status             | Active                                                                       |
| Core Processor             | PIC                                                                          |
| Core Size                  | 8-Bit                                                                        |
| Speed                      | 4MHz                                                                         |
| Connectivity               | · ·                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                        |
| Number of I/O              | 13                                                                           |
| Program Memory Size        | 3.5KB (2K x 14)                                                              |
| Program Memory Type        | OTP                                                                          |
| EEPROM Size                | -                                                                            |
| RAM Size                   | 128 x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                  |
| Data Converters            | A/D 4x8b                                                                     |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                               |
| Supplier Device Package    | 18-SOIC                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16lc716t-04i-so |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Pin                       | PIC16C    | 712/716 | Pin        | Buffer    |                                                                                                               |  |  |
|---------------------------|-----------|---------|------------|-----------|---------------------------------------------------------------------------------------------------------------|--|--|
| Name                      | DIP, SOIC | SSOP    | Туре       | Туре      | Description                                                                                                   |  |  |
|                           |           |         |            |           | PORTB is a bidirectional I/O port. PORTB can be software programmed for internal weak pull-ups on all inputs. |  |  |
| RB0/INT<br>RB0<br>INT     | 6         | 7       | I/O<br>I   | TTL<br>ST | Digital I/O<br>External Interrupt                                                                             |  |  |
| RB1/T1OSO/T1CKI<br>RB1    | 7         | 8       |            |           |                                                                                                               |  |  |
| T1OSO<br>T1CKI            |           |         | I/O<br>O   | TTL       | Digital I/O<br>Timer1 oscillator output. Connects to                                                          |  |  |
|                           |           | _       | I          | ST        | crystal in oscillator mode.<br>Timer1 external clock input.                                                   |  |  |
| RB2/T1OSI<br>RB2<br>T1OSI | 8         | 9       | I/O<br>I   | TTL<br>—  | Digital I/O<br>Timer1 oscillator input. Connects to<br>crystal in oscillator mode.                            |  |  |
| RB3/CCP1<br>RB3<br>CCP1   | 9         | 10      | I/O<br>I/O | TTL<br>ST | Digital I/O<br>Capture1 input, Compare1 output,<br>PWM1 output.                                               |  |  |
| RB4                       | 10        | 12      | I/O        | TTL       | Digital I/O<br>Interrupt on change pin.                                                                       |  |  |
| RB5                       | 11        | 12      | I/O        | TTL       | Digital I/O<br>Interrupt on change pin.                                                                       |  |  |
| RB6                       | 12        | 13      | I/O        | TTL       | Digital I/O<br>Interrupt on change pin.                                                                       |  |  |
| RB7                       | 13        | 14      | l<br>I/O   | ST<br>TTL | ICSP programming clock.<br>Digital I/O                                                                        |  |  |
|                           |           |         | I/O        | ST        | Interrupt on change pin.<br>ICSP programming data.                                                            |  |  |
| Vss                       | 5         | 5, 6    | Р          | —         | Ground reference for logic and I/O pins.                                                                      |  |  |
| Vdd                       | 14        | 15, 16  | Р          | _         | Positive supply for logic and I/O pins.                                                                       |  |  |

| TABLE 1-1: | PIC16C712/716 PINOUT DESCRIPTION (CONTINUE) | D) |
|------------|---------------------------------------------|----|
|            |                                             | -, |

**Legend:** TTL = TTL-compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels

OD = Open drain output

SM = SMBus compatible input. An external resistor is required if this pin is used as an output

NPU = N-channel pull-up PU = Weak internal pull-up

No-P diode = No P-diode to VDD AN = Analog input or output

I = input O = output

P = Power L = LCD Driver

#### 2.2.2.6 PCON Register

The Power Control (PCON) register contains a flag bit to allow differentiation between a Power-on Reset (POR) to an external MCLR Reset or WDT Reset. These devices contain an additional bit to differentiate a Brown-out Reset condition from a Power-on Reset condition. Note: If the BODEN Configuration bit is set, BOR is '1' on Power-on Reset. If the BODEN Configuration bit is clear, BOR is unknown on Power-on Reset. The BOR Status bit is a "don't care" and is

not necessarily predictable if the brown-out circuit is disabled (the BODEN Configuration bit is clear). BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating a brown-out has occurred.

#### FIGURE 2-9: PCON REGISTER (ADDRESS 8Eh)



PORTB pins RB3:RB1 are multiplexed with several peripheral functions (Table 3-3). PORTB pins RB3:RB0 have Schmitt Trigger input buffers.

When enabling peripheral functions, care should be taken in defining TRIS bits for each PORTB pin. Some peripherals override the TRIS bit to make a pin an output, while other peripherals override the TRIS bit to make a pin an input. Since the TRIS bit override is in effect while the peripheral is enabled, read-modifywrite instructions (BSF, BCF, XORWF) with TRISB as destination should be avoided. The user should refer to the corresponding peripheral section for the correct TRIS bit settings.

Four of PORTB's pins, RB7:RB4, have an interrupt-onchange feature. Only pins configured as inputs can cause this interrupt to occur (i.e., any RB7:RB4 pin configured as an output is excluded from the interrupton-change comparison). The input pins, RB7:RB4, are compared with the old value latched on the last read of PORTB. The "mismatch" outputs of RB7:RB4 are OR'ed together to generate the RB Port Change Interrupt with flag bit RBIF (INTCON<0>).

This interrupt can wake the device from Sleep. The user, in the Interrupt Service Routine, can clear the interrupt in the following manner:

- a) Any read or write of PORTB will end the mismatch condition.
- b) Clear flag bit RBIF.

A mismatch condition will continue to set flag bit RBIF. Reading PORTB will end the mismatch condition and allow flag bit RBIF to be cleared.

The interrupt-on-change feature is recommended for wake-up on key depression operation and operations where PORTB is only used for the interrupt-on-change feature. Polling of PORTB is not recommended while using the interrupt-on-change feature.



FIGURE 3-4: BLOCK DIAGRAM OF RB1/T10S0/T1CKI PIN

## PIC16C712/716

| Address | Name       | Bit 7 | Bit 6         | Bit 5     | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Value on:<br>POR,<br>BOR | Value on all other Resets |
|---------|------------|-------|---------------|-----------|-------|-------|-------|-------|-------|--------------------------|---------------------------|
| 06h     | PORTB      | RB7   | RB6           | RB5       | RB4   | RB3   | RB2   | RB1   | RB0   | xxxx xxxx                | uuuu uuuu                 |
| 86h     | TRISB      | PORTB | Data Directio | n Registe | ər    |       |       |       |       | 1111 1111                | 1111 1111                 |
| 81h     | OPTION_REG | RBPU  | INTEDG        | TOCS      | TOSE  | PSA   | PS2   | PS1   | PS0   | 1111 1111                | 1111 1111                 |

#### TABLE 3-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

**Legend:** x = unknown, u = unchanged. Shaded cells are not used by PORTB.





#### 5.2 Timer1 Module and PORTB Operation

When Timer1 is configured as timer running from the main oscillator, PORTB<2:1> operate as normal I/O lines. When Timer1 is configured to function as a counter however, the clock source selection may affect the operation of PORTB<2:1>. Multiplexing details of the Timer1 clock selection on PORTB are shown in Figure 3-4 and Figure 3-5.

The clock source for Timer1 in the Counter mode can be from one of the following:

- 1. External circuit connected to the RB1/T1OSO/ T1CKI pin
- 2. Firmware controlled DATACCP<0> bit, DT1CKI
- 3. Timer1 oscillator

Table 5-1 shows the details of Timer1 mode selections, control bit settings, TMR1 and PORTB operations.

#### 7.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin RB3/CCP1. An event is defined as:

- every falling edge
- every rising edge
- every 4th rising edge
- every 16th rising edge

An event is selected by control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). When a capture is made, the interrupt request flag bit CCP1IF (PIR1<2>) is set. It must be cleared in software. If another capture occurs before the value in register CCPR1 is read, the old captured value will be lost.

#### FIGURE 7-3:

#### CAPTURE MODE OPERATION BLOCK DIAGRAM



#### 7.1.1 CCP PIN CONFIGURATION

In Capture mode, the CCP output must be disabled by setting the TRISCCP<2> bit.

**Note:** If the RB3/CCP1 is configured as an output by clearing the TRISCCP<2> bit, a write to the DCCP bit can cause a capture condition.

#### 7.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

#### 7.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep bit CCP1IE (PIE1<2>) clear to avoid false interrupts and should clear the flag bit CCP1IF following any such change in Operating mode.

#### 7.1.4 CCP PRESCALER

There are four prescaler settings, specified by bits CCP1M3:CCP1M0. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. This means that any Reset will clear the prescaler counter.

Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared, therefore the first capture may be from a non-zero prescaler. Example 7-1 shows the recommended method for switching between capture prescalers. This example also clears the prescaler counter and will not generate the "false" interrupt.

#### EXAMPLE 7-1: CHANGING BETWEEN CAPTURE PRESCALERS

| CLRF  | CCP1CON     | ;Turn CCP module off    |
|-------|-------------|-------------------------|
| MOVLW | NEW_CAPT_PS | ;Load the W reg with    |
|       |             | ; the new prescaler     |
|       |             | ; mode value and CCP ON |
| MOVWF | CCP1CON     | ;Load CCP1CON with this |
|       |             | ; value                 |

#### 7.2 Compare Mode

In Compare mode, the 16-bit CCPR1 register value is constantly compared against the TMR1 register pair value. When a match occurs, the RB3/CCP1 pin is either:

- driven High
- driven Low
- remains Unchanged

The action on the pin is based on the value of control bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the same time, interrupt flag bit CCP1IF is set.

#### FIGURE 7-4: COMPARE MODE OPERATION BLOCK DIAGRAM



#### 7.2.1 CCP PIN CONFIGURATION

The user must configure the RB3/CCP1 pin as the CCP output by clearing the TRISCCP<2> bit.

| Note: | Clearing the CCP1CON register will force<br>the RB3/CCP1 compare output latch to<br>the default low level. This is neither the<br>CORTE I/O data latch part the DATACCE |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | PORTB I/O data latch nor the DATACCP latch.                                                                                                                             |

#### 7.2.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode if the CCP module is using the compare feature. In Asynchronous Counter mode, the compare operation may not work.

#### 7.2.3 SOFTWARE INTERRUPT MODE

When generate software interrupt is chosen the CCP1 pin is not affected. Only a CCP interrupt is generated (if enabled).

#### 7.2.4 SPECIAL EVENT TRIGGER

In this mode, an internal hardware trigger is generated which may be used to initiate an action.

The Special Event Trigger output of CCP1 resets the TMR1 register pair. This allows the CCPR1 register to effectively be a 16-bit programmable period register for Timer1.

The Special Event Trigger output of CCP1 also starts an A/D conversion (if the A/D module is enabled).

**Note:** The Special Event Trigger from the CCP1 module will not set interrupt flag bit TMR1IF (PIR1<0>).

#### TABLE 7-2: REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1

| Address | Name    | Bit 7    | Bit 6                         | Bit 5         | Bit 4        | Bit 3         | Bit 2       | Bit 1      | Bit 0  | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|---------|----------|-------------------------------|---------------|--------------|---------------|-------------|------------|--------|-------------------------|---------------------------------|
| 07h     | DATACCP | —        | —                             | —             | —            | _             | DCCP        | _          | DT1CK  | xxxx xxxx               | xxxx xuxu                       |
| 0Bh,8Bh | INTCON  | GIE      | PEIE                          | TOIE          | INTE         | RBIE          | TOIF        | INTF       | RBIF   | 0000 000x               | 0000 000u                       |
| 0Ch     | PIR1    | —        | ADIF — — CCP1IF TMR2IF TMR1IF |               |              |               |             | -0000      | -0000  |                         |                                 |
| 0Eh     | TMR1L   | Holding  | Registe                       | r for the Lea | ter          | xxxx xxxx     | uuuu uuuu   |            |        |                         |                                 |
| 0Fh     | TMR1H   | Holding  | Registe                       | r for the Mo  | st Significa | nt Byte of th | e 16-bit TN | IR1 Regist | er     | xxxx xxxx               | uuuu uuuu                       |
| 10h     | T1CON   |          |                               | T1CKPS1       | T1CKPS0      | T1OSCEN       | T1SYNC      | TMR1CS     | TMR10N | 00 0000                 | uu uuuu                         |
| 15h     | CCPR1L  | Capture/ | /Compa                        | re/PWM Re     | gister 1 (LS | 6B)           |             |            |        | xxxx xxxx               | uuuu uuuu                       |
| 16h     | CCPR1H  | Capture/ | /Compa                        | re/PWM Re     | gister 1 (M  | SB)           |             |            |        | xxxx xxxx               | uuuu uuuu                       |
| 17h     | CCP1CON |          | —                             | DC1B1         | DC1B0        | CCP1M3        | CCP1M2      | CCP1M1     | CCP1M0 | 00 0000                 | 00 0000                         |
| 87h     | TRISCCP | _        | _                             | —             | —            | —             | TCCP        | _          | TT1CK  | xxxx x1x1               | xxxx x1x1                       |
| 8Ch     | PIE1    | —        | ADIE                          | _             | —            | _             | CCP1IE      | TMR2IE     | TMR1IE | -0000                   | -0000                           |

Legend: x = unknown, u = unchanged, -- = unimplemented read as '0'. Shaded cells are not used by Capture and Timer1.

#### 7.3.3 SET-UP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Set the PWM period by writing to the PR2 register.
- 2. Set the PWM duty cycle by writing to the CCPR1L register and CCP1CON<5:4> bits.
- 3. Make the CCP1 pin an output by clearing the TRISCCP<2> bit.
- 4. Set the TMR2 prescale value and enable Timer2 by writing to T2CON.
- 5. Configure the CCP1 module for PWM operation.

#### TABLE 7-3:EXAMPLE PWM FREQUENCIES AND RESOLUTIONS AT 20 MHz

| PWM Frequency              | 1.22 kHz | 4.88 kHz | 19.53 kHz | 78.12 kHz | 156.3 kHz | 208.3 kHz |
|----------------------------|----------|----------|-----------|-----------|-----------|-----------|
| Timer Prescaler (1, 4, 16) | 16       | 4        | 1         | 1         | 1         | 1         |
| PR2 Value                  | 0xFF     | 0xFF     | 0xFF      | 0x3F      | 0x1F      | 0x17      |
| Maximum Resolution (bits)  | 10       | 10       | 10        | 8         | 7         | 5.5       |

| Address | Name    | Bit 7     | Bit 6                                | Bit 5         | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0   | Value on<br>POR,<br>BOR | Value on<br>all other<br>Resets |
|---------|---------|-----------|--------------------------------------|---------------|---------|---------|--------|---------|---------|-------------------------|---------------------------------|
| 07h     | DATACCP | —         | _                                    |               |         |         | DCCP   |         | DT1CK   | xxxx xxxx               | xxxx xuxu                       |
| 0Bh,8Bh | INTCON  | GIE       | PEIE                                 | TOIE          | INTE    | RBIE    | T0IF   | INTF    | RBIF    | 0000 000x               | 0000 000u                       |
| 0Ch     | PIR1    | —         | ADIF                                 | _             | _       | _       | CCP1IF | TMR2IF  | TMR1IF  | -0000                   | -0000                           |
| 11h     | TMR2    | Timer2 Mc | dule's Regis                         | ter           |         |         |        |         |         | 0000 0000               | 0000 0000                       |
| 12h     | T2CON   | —         | TOUTPS3                              | TOUTPS2       | TOUTPS1 | TOUTPS0 | TMR2ON | T2CKPS1 | T2CKPS0 | -000 0000               | -000 0000                       |
| 15h     | CCPR1L  | Capture/C | ompare/PWI                           | V Register 1  | (LSB)   |         |        |         |         | xxxx xxxx               | uuuu uuuu                       |
| 16h     | CCPR1H  | Capture/C | ompare/PWI                           | VI Register 1 | (MSB)   |         |        |         |         | xxxx xxxx               | uuuu uuuu                       |
| 17h     | CCP1CON | —         | _                                    | DC1B1         | DC1B0   | CCP1M3  | CCP1M2 | CCP1M1  | CCP1M0  | 00 0000                 | 00 0000                         |
| 87h     | TRISCCP | —         |                                      | _             | _       | _       | TCCP   | _       | TT1CK   | xxxx x1x1               | xxxx x1x1                       |
| 8Ch     | PIE1    | —         | ADIE                                 | _             | _       | _       | CCP1IE | TMR2IE  | TMR1IE  | -0000                   | -0000                           |
| 92h     | PR2     | Timer2 Mc | mer2 Module's Period Register 1111 1 |               |         |         |        |         |         |                         |                                 |

#### TABLE 7-4: REGISTERS ASSOCIATED WITH PWM AND TIMER2

Legend: x = unknown, u = unchanged, — = unimplemented read as '0'. Shaded cells are not used by PWM and Timer2.

## PIC16C712/716

#### FIGURE 8-2: ADCON1 REGISTER (ADDRESS 9Fh)



#### FIGURE 9-1: CONFIGURATION WORD

|        |                                                                                                                                                                                              |                                 |                                 |          |          |         |                |        |         |                                         |           |       | •           |                 |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|----------|----------|---------|----------------|--------|---------|-----------------------------------------|-----------|-------|-------------|-----------------|
| CP1    | CPO                                                                                                                                                                                          | CP1                             | CP0                             | CP1      | CP0      | —       | BODEN          | CP1    | CP0     | PWRTE                                   | WDTE      | FOSC1 | FOSC0       | Register:CONFIG |
| bit13  |                                                                                                                                                                                              |                                 |                                 |          |          |         |                |        |         |                                         |           |       | bit0        | Address2007h    |
| bit 12 | 0 0 5                                                                                                                                                                                        | -4: CP1                         |                                 | Codo     | Droto    | otion k | oite (2)       |        |         |                                         |           |       |             |                 |
| DILTO  | J-0, J                                                                                                                                                                                       |                                 |                                 |          |          |         | ram mem        | orv (P | 10.160  | (716)                                   |           |       |             |                 |
|        |                                                                                                                                                                                              |                                 |                                 |          |          |         | tection of     |        | 10100   | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |           |       |             |                 |
|        |                                                                                                                                                                                              |                                 | 10 = 0400h-07FFh code protected |          |          |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              |                                 | 01 = 0200h-07FFh code protected |          |          |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 00 = 0000h-07FFh code protected |                                 |          |          |         |                |        |         |                                         |           |       |             |                 |
| bit 13 | 3-8, 5                                                                                                                                                                                       | -4:                             |                                 |          |          |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | Coc                             | le Prot                         | ection   | for 1k   | (Prog   | ram mem        | ory bi | ts (PIC | C16C712)                                |           |       |             |                 |
|        |                                                                                                                                                                                              | 11:                             | = Prog                          | rammi    | ing coo  | de pro  | tection of     | f      |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              |                                 | •                               |          | •        | •       | tection of     | f      |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              |                                 | = 0200                          |          |          | •       |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 00 :                            | = 0000                          | h-03F    | Fh coo   | de-pro  | tected         |        |         |                                         |           |       |             |                 |
| bit 7  |                                                                                                                                                                                              | 11                              |                                 |          | J. D     | -l ()   | .,             |        |         |                                         |           |       |             |                 |
| bit 6  | -                                                                                                                                                                                            |                                 |                                 |          |          |         | ı<br>nable bit | (1)    |         |                                         |           |       |             |                 |
| DIL U. | •                                                                                                                                                                                            |                                 | BOR 6                           |          |          |         |                | ( )    |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | _                               | BOR                             |          |          |         |                |        |         |                                         |           |       |             |                 |
| bit 3  |                                                                                                                                                                                              | -                               |                                 |          |          | ner Fr  | hable bit (    | 1)     |         |                                         |           |       |             |                 |
| 511 0  | •                                                                                                                                                                                            |                                 | PWRT                            |          | •        |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | -                               | PWRT                            |          |          |         |                |        |         |                                         |           |       |             |                 |
| bit 2  | :                                                                                                                                                                                            | WD                              | TE: W                           | atchdo   | og Tim   | er Ena  | able bit       |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 1 =                             | WDT (                           | enable   | ed       |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 0 =                             | WDT (                           | disable  | əd       |         |                |        |         |                                         |           |       |             |                 |
| bit 1- | -0:                                                                                                                                                                                          | FOS                             | SC1:F                           | OSC0:    | : Oscill | ator S  | election b     | oits   |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 11:                             | = RC c                          | oscillat | or       |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 10:                             | = HS o                          | scillat  | or       |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 01 = XT oscillator              |                                 |          |          |         |                |        |         |                                         |           |       |             |                 |
|        |                                                                                                                                                                                              | 00:                             | = LP o                          | scillato | or       |         |                |        |         |                                         |           |       |             |                 |
| Noto   | 4.                                                                                                                                                                                           | Enabli                          | na Bra                          |          |          | at outo | matically      | onabl  |         |                                         | mor (D\// |       | diace of th |                 |
| note   | te 1: Enabling Brown-out Reset automatically enables Power-up Timer (PWRT) regardless of the value of bit PWRTE.<br>Ensure the Power-up Timer is enabled anytime Brown-out Reset is enabled. |                                 |                                 |          |          |         |                |        |         | IE VAIUE UI DIL F WINTE.                |           |       |             |                 |
|        | 2:                                                                                                                                                                                           |                                 |                                 |          |          |         |                |        |         |                                         |           |       | ntection s  | cheme listed.   |
|        | ۷.                                                                                                                                                                                           |                                 |                                 | 1.01 0   | Pairs    | nave    | o bo give      | in une | Same    |                                         |           |       |             |                 |

#### 9.12 Watchdog Timer (WDT)

The Watchdog Timer is as a free running, on-chip, RC oscillator which does not require any external components. This RC oscillator is separate from the RC oscillator of the OSC1/CLKIN pin. That means that the WDT will run, even if the clock on the OSC1/CLKIN and OSC2/CLKOUT pins of the device have been stopped, for example, by execution of a SLEEP instruction.

During normal operation, a WDT Time-out generates a device Reset (Watchdog Timer Reset). If the device is in Sleep mode, a WDT Time-out causes the device to wake-up and continue with normal operation (Watchdog Timer Wake-up). The TO bit in the STATUS register will be cleared upon a Watchdog Timer Time-out.

The WDT can be permanently disabled by clearing Configuration bit WDTE (**Section 9.1 "Configuration Bits**").

WDT time-out period values may be found in the Electrical Specifications section under TwDT (parameter #31). Values for the WDT prescaler (actually a postscaler, but shared with the Timer0 prescaler) may be assigned using the OPTION\_REG register.

**Note:** The CLRWDT and SLEEP instructions clear the WDT and the postscaler, if assigned to the WDT, and prevent it from timing out and generating a device Reset condition.

**Note:** When a CLRWDT instruction is executed and the prescaler is assigned to the WDT, the prescaler count will be cleared, but the prescaler assignment is not changed.

#### FIGURE 9-15: WATCHDOG TIMER BLOCK DIAGRAM



#### FIGURE 9-16: SUMMARY OF WATCHDOG TIMER REGISTERS

| Address | Name         | Bits 13:8 | Bit 7 | Bit 6                | Bit 5 | Bit 4 | Bit 3                | Bit 2 | Bit 1 | Bit 0 |
|---------|--------------|-----------|-------|----------------------|-------|-------|----------------------|-------|-------|-------|
| 2007h   | Config. bits | (1)       |       | BODEN <sup>(1)</sup> | CP1   | CP0   | PWRTE <sup>(1)</sup> | WDTE  | FOSC1 | FOSC0 |
| 81h     | OPTION_REG   | N/A       | RBPU  | INTEDG               | TOCS  | T0SE  | PSA                  | PS2   | PS1   | PS0   |

**Legend:** Shaded cells are not used by the Watchdog Timer. **Note 1:** See Figure 9-1 for operation of these bits.

#### 9.16 In-Circuit Serial Programming™

PIC16CXXX microcontrollers can be serially programmed while in the end application circuit. This is simply done with two lines for clock and data, and three other lines for power, ground and the programming voltage. This allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

For complete details on serial programming, please refer to the In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) Guide, (DS30277).

#### **10.0 INSTRUCTION SET SUMMARY**

Each PIC16CXXX instruction is a 14-bit word divided into an OPCODE which specifies the instruction type and one or more operands which further specify the operation of the instruction. The PIC16CXXX instruction set summary in Table 10-2 lists **byte-oriented**, **bitoriented**, and **literal and control** operations. Table 10-1 shows the opcode field descriptions.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator which selects the number of the bit affected by the operation, while 'f' represents the number of the file in which the bit is located.

For **literal and control** operations, 'k' represents an eight or eleven bit constant or literal value.

## TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                         |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                                |
| W     | Working register (accumulator)                                                                                                                                                      |
| b     | Bit address within an 8-bit file register                                                                                                                                           |
| k     | Literal field, constant data or label                                                                                                                                               |
| x     | Don't care location (= $0$ or $1$ )<br>The assembler will generate code with x = $0$ . It is the<br>recommended form of use for compatibility with all<br>Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1                                                                        |
| PC    | Program Counter                                                                                                                                                                     |
| TO    | Time-out bit                                                                                                                                                                        |
| PD    | Power-down bit                                                                                                                                                                      |
| Z     | Zero bit                                                                                                                                                                            |
| DC    | Digit Carry bit                                                                                                                                                                     |
| С     | Carry bit                                                                                                                                                                           |

The instruction set is highly orthogonal and is grouped into three basic categories:

- Byte-oriented operations
- Bit-oriented operations
- Literal and control operations

All instructions are executed within one single instruction cycle, unless a conditional test is true or the program counter is changed as a result of an instruction. In this case, the execution takes two instruction cycles with the second cycle executed as a NOP. One instruction cycle consists of four oscillator periods. Thus, for an oscillator frequency of 4 MHz, the normal instruction execution time is 1  $\mu$ s. If a conditional test is true or the program counter is changed as a result of an instruction, the instruction execution time is 2  $\mu$ s.

Table 10-2 lists the instructions recognized by the MPASM assembler.

Figure 10-1 shows the general formats that the instructions can have.

| Note: | To maintain upward compatibility with |  |  |  |  |  |  |  |  |  |
|-------|---------------------------------------|--|--|--|--|--|--|--|--|--|
|       | future PIC16CXXX products, do not use |  |  |  |  |  |  |  |  |  |
|       | the OPTION and TRIS instructions.     |  |  |  |  |  |  |  |  |  |

All examples use the following format to represent a hexadecimal number:

0xhh

where h signifies a hexadecimal digit.

## FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS

| _                                      |                                                                                                              |              |              |    |  |  |  |  |  |  |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------|--------------|----|--|--|--|--|--|--|
| Byte-oriented file register operations |                                                                                                              |              |              |    |  |  |  |  |  |  |
|                                        | 13 8 7 6                                                                                                     |              |              |    |  |  |  |  |  |  |
|                                        | OPCODE                                                                                                       | d f (FILE #) |              |    |  |  |  |  |  |  |
|                                        | d = 0 for destination W<br>d = 1 for destination f<br>f = 7-bit file register address                        |              |              |    |  |  |  |  |  |  |
| Bi                                     | <b>Bit-oriented</b> file register operations<br>13 10 9 7 6 0                                                |              |              |    |  |  |  |  |  |  |
|                                        | OPCODE                                                                                                       | b (Bl        | T #) f (FILE | #) |  |  |  |  |  |  |
|                                        | <ul> <li>f = 7-bit file register address</li> <li>Literal and control operations</li> <li>General</li> </ul> |              |              |    |  |  |  |  |  |  |
|                                        | 13                                                                                                           | 8            | 7            | 0  |  |  |  |  |  |  |
|                                        | OPCODE                                                                                                       |              | k (literal)  |    |  |  |  |  |  |  |
|                                        | k = 8-bit immediate value                                                                                    |              |              |    |  |  |  |  |  |  |
| CI                                     | CALL and GOTO instructions only                                                                              |              |              |    |  |  |  |  |  |  |
| 13 11 10 0                             |                                                                                                              |              |              |    |  |  |  |  |  |  |
|                                        | OPCODE k (literal)                                                                                           |              |              |    |  |  |  |  |  |  |
|                                        | k = 11-bit immediate value                                                                                   |              |              |    |  |  |  |  |  |  |
|                                        |                                                                                                              |              |              |    |  |  |  |  |  |  |

A description of each instruction is available in the PIC<sup>®</sup> Mid-Range Reference Manual, (DS33023).

## PIC16C712/716

#### TABLE 10-2: PIC16CXXX INSTRUCTION SET

| Mnemonic,<br>Operands |        | Description                  |       | 14-Bit Opcode |      |      |      | Status   | Notes |
|-----------------------|--------|------------------------------|-------|---------------|------|------|------|----------|-------|
|                       |        |                              |       | MSb           |      |      | LSb  | Affected |       |
| BYTE-ORIE             | NTED   | FILE REGISTER OPERATIONS     |       |               |      |      |      |          |       |
| ADDWF                 | f, d   | Add W and f                  | 1     | 00            | 0111 | dfff | ffff | C,DC,Z   | 1,2   |
| ANDWF                 | f, d   | AND W with f                 | 1     | 00            | 0101 | dfff | ffff | Z        | 1,2   |
| CLRF                  | f      | Clear f                      | 1     | 00            | 0001 | lfff | ffff | Z        | 2     |
| CLRW                  | -      | Clear W                      | 1     | 00            | 0001 | 0000 | 0011 | Z        |       |
| COMF                  | f, d   | Complement f                 | 1     | 00            | 1001 | dfff | ffff | Z        | 1,2   |
| DECF                  | f, d   | Decrement f                  | 1     | 00            | 0011 | dfff | ffff | Z        | 1,2   |
| DECFSZ                | f, d   | Decrement f, Skip if 0       | 1(2)  | 00            | 1011 | dfff | ffff |          | 1,2,3 |
| INCF                  | f, d   | Increment f                  | 1     | 00            | 1010 | dfff | ffff | Z        | 1,2   |
| INCFSZ                | f, d   | Increment f, Skip if 0       | 1(2)  | 00            | 1111 | dfff | ffff |          | 1,2,3 |
| IORWF                 | f, d   | Inclusive OR W with f        | 1     | 00            | 0100 | dfff | ffff | Z        | 1,2   |
| MOVF                  | f, d   | Move f                       | 1     | 00            | 1000 | dfff | ffff | Z        | 1,2   |
| MOVWF                 | f      | Move W to f                  | 1     | 00            | 0000 | lfff | ffff |          |       |
| NOP                   | -      | No Operation                 | 1     | 00            | 0000 | 0xx0 | 0000 |          |       |
| RLF                   | f, d   | Rotate Left f through Carry  | 1     | 00            | 1101 | dfff | ffff | С        | 1,2   |
| RRF                   | f, d   | Rotate Right f through Carry | 1     | 00            | 1100 | dfff | ffff | С        | 1,2   |
| SUBWF                 | f, d   | Subtract W from f            | 1     | 00            | 0010 | dfff | ffff | C,DC,Z   | 1,2   |
| SWAPF                 | f, d   | Swap nibbles in f            | 1     | 00            | 1110 | dfff | ffff |          | 1,2   |
| XORWF                 | f, d   | Exclusive OR W with f        | 1     | 00            | 0110 | dfff | ffff | Z        | 1,2   |
| BIT-ORIEN             | ed fil | E REGISTER OPERATIONS        | 1     | I             |      |      |      |          |       |
| BCF                   | f, b   | Bit Clear f                  | 1     | 01            | 00bb | bfff | ffff |          | 1,2   |
| BSF                   | f, b   | Bit Set f                    | 1     | 01            | 01bb | bfff | ffff |          | 1,2   |
| BTFSC                 | f, b   | Bit Test f, Skip if Clear    | 1 (2) | 01            | 10bb | bfff | ffff |          | 3     |
| BTFSS                 | f, b   | Bit Test f, Skip if Set      | 1 (2) | 01            | 11bb | bfff | ffff |          | 3     |
| LITERAL A             | ND CO  | NTROL OPERATIONS             |       | 1             |      |      |      | I        |       |
| ADDLW                 | k      | Add literal and W            | 1     | 11            | 111x | kkkk | kkkk | C,DC,Z   |       |
| ANDLW                 | k      | AND literal with W           | 1     | 11            | 1001 | kkkk | kkkk | Z        |       |
| CALL                  | k      | Call subroutine              | 2     | 10            | 0kkk | kkkk | kkkk |          |       |
| CLRWDT                | -      | Clear Watchdog Timer         | 1     | 00            | 0000 | 0110 | 0100 | TO,PD    |       |
| GOTO                  | k      | Go to address                | 2     | 10            | 1kkk | kkkk | kkkk |          |       |
| IORLW                 | k      | Inclusive OR literal with W  | 1     | 11            | 1000 | kkkk | kkkk | Z        |       |
| MOVLW                 | k      | Move literal to W            | 1     | 11            | 00xx | kkkk | kkkk |          |       |
| RETFIE                | -      | Return from interrupt        | 2     | 00            | 0000 | 0000 | 1001 |          |       |
| RETLW                 | k      | Return with literal in W     | 2     | 11            | 01xx | kkkk | kkkk |          |       |
| RETURN                | -      | Return from Subroutine       | 2     | 00            | 0000 | 0000 | 1000 |          |       |
| SLEEP                 | -      | Go into standby mode         | 1     | 00            | 0000 | 0110 | 0011 | TO,PD    |       |
| SUBLW                 | k      | Subtract W from literal      | 1     | 11            | 110x |      | kkkk | C,DC,Z   |       |
|                       |        |                              | 1     |               |      |      |      | , -, -   |       |

Note 1: When an I/O register is modified as a function of itself (e.g., MOVF PORTB, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and, where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 Module.

**3:** If Program Counter (PC) is modified or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.

| DC CHARACTERISTICS |       | $\begin{array}{l lllllllllllllllllllllllllllllllllll$  |                                                                                                  |      |            |    |                                                                   |  |  |  |  |
|--------------------|-------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|------------|----|-------------------------------------------------------------------|--|--|--|--|
|                    |       |                                                        | Extended)" and Section 12.2 "DC Characteristics: PIC16LC712/<br>716-04 (Commercial, Industrial)" |      |            |    |                                                                   |  |  |  |  |
| Param<br>No.       | Sym.  | Characteristic                                         | Min.                                                                                             | Typ† | Conditions |    |                                                                   |  |  |  |  |
| D080               | Vol   | Output Low Voltage<br>I/O ports                        |                                                                                                  | _    | 0.6        | V  | IOL = 8.5 mA, VDD = 4.5V,<br>-40°C to +85°C                       |  |  |  |  |
|                    |       |                                                        | —                                                                                                | —    | 0.6        | V  | IOL = 7.0 mA, VDD = 4.5V,<br>-40°C to +125°C                      |  |  |  |  |
| D083               |       | OSC2/CLKOUT<br>(RC Osc mode)                           | —                                                                                                | -    | 0.6        | V  | IOL = 1.6 mA, VDD = 4.5V,<br>-40°C to +85°C                       |  |  |  |  |
|                    |       |                                                        | —                                                                                                | —    | 0.6        | V  | IOL = 1.2 mA, VDD = 4.5V,<br>-40°C to +125°C                      |  |  |  |  |
| D090               | Vон   | Output High Voltage<br>I/O ports (Note 3)              | Vdd-0.7                                                                                          | _    | _          | V  | ІОн = -3.0 mA, VDD = 4.5V,<br>-40°С to +85°С                      |  |  |  |  |
|                    |       |                                                        | Vdd-0.7                                                                                          | -    | _          | V  | IOH = -2.5 mA, VDD = 4.5V,<br>-40°С to +125°С                     |  |  |  |  |
| D092               |       | OSC2/CLKOUT (RC Osc<br>mode)                           | Vdd-0.7                                                                                          | -    | _          | V  | IOH = -1.3 mA, VDD = 4.5V,<br>-40°С to +85°С                      |  |  |  |  |
|                    |       |                                                        | Vdd-0.7                                                                                          | —    | —          | V  | IOH = -1.0 mA, VDD = 4.5V,<br>-40°C to +125°C                     |  |  |  |  |
| D150*              | Vod   | Open-Drain High Voltage                                | _                                                                                                | _    | 8.5        | V  | RA4 pin                                                           |  |  |  |  |
| D100               | Cosc2 | Capacitive Loading Specs on<br>Output Pins<br>OSC2 pin | _                                                                                                | _    | 15         | pF | In XT, HS and LP modes when external clock is used to drive OSC1. |  |  |  |  |
| D101               | Сю    | All I/O pins and OSC2 (in RC mode)                     | _                                                                                                | —    | 50         | pF |                                                                   |  |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** In RC Oscillator mode, the OSC1/CLKIN pin is a Schmitt Trigger input. It is not recommended that the PIC MCU be driven with external clock in RC mode.

2: The leakage current on the MCLR/VPP pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current may be measured at different input voltages.

3: Negative current is defined as current sourced by the pin.

# TABLE 12-7:A/D CONVERTER CHARACTERISTICS:<br/>PIC16C712/716-04 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16C712/716-20 (COMMERCIAL, INDUSTRIAL, EXTENDED)<br/>PIC16LC712/716-04 (COMMERCIAL, INDUSTRIAL)

| Param<br>No. | Sym. | Characteristic                              |               | Min.      | Тур†                   | Max.       | Units | Conditions                                                                                                                         |
|--------------|------|---------------------------------------------|---------------|-----------|------------------------|------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| A01          | NR   | Resolution                                  |               | _         | _                      | 8-bits     | bit   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A02          | EABS | Total Absolute error                        |               | _         | _                      | < ± 1      | LSb   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A03          | EIL  | Integral linearity error                    |               | —         | -                      | < ± 1      | LSb   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A04          | Edl  | Differential linearity error                |               | _         | _                      | < ± 1      | LSb   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A05          | Efs  | Full scale error                            |               | —         | _                      | < ± 1      | LSb   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A06          | EOFF | Offset error                                |               | —         | _                      | < ± 1      | LSb   | VREF = VDD = 5.12V,<br>VSS £ VAIN £ VREF                                                                                           |
| A10          | —    | Monotonicity                                |               | _         | guaranteed<br>(Note 3) | _          | _     | VSS £ VAIN £ VREF                                                                                                                  |
| A20          | VREF | Reference voltage                           |               | 2.5V      | _                      | Vdd + 0.3  | V     |                                                                                                                                    |
| A25          | VAIN | Analog input voltage                        |               | Vss - 0.3 |                        | Vref + 0.3 | V     |                                                                                                                                    |
| A30          | ZAIN | Recommended impeda<br>analog voltage source | nce of        | —         | _                      | 10.0       | kΩ    |                                                                                                                                    |
| A40          | IAD  | A/D conversion cur-                         | Standard      | _         | 180                    | _          | μΑ    | Average current consump-                                                                                                           |
|              |      | rent (VDD)                                  | Extended (LC) | —         | 90                     | _          | μΑ    | tion when A/D is on.<br><b>(Note 1)</b>                                                                                            |
| A50          | IREF | REF VREF input current (Note 2)             |               | 10        | _                      | 1000       | μA    | During VAIN acquisition.<br>Based on differential of<br>VHOLD to VAIN to charge<br>CHOLD, see Section 9.1<br>"Configuration Bits". |
|              |      |                                             |               | —         | _                      | 10         | μΑ    | During A/D Conversion cycle                                                                                                        |

2: \* These parameters are characterized but not tested.

3: † Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: When A/D is off, it will not consume any current other than minor leakage current.

The power-down current spec includes any such leakage from the A/D module.

2: VREF current is from RA3 pin or VDD pin, whichever is selected as reference input.

3: The A/D conversion result never decreases with an increase in the Input Voltage, and has no missing codes.

#### 13.2 Package Details

The following sections give the technical details of the packages.

#### 18-Lead Plastic Dual In-line (P) – 300 mil (PDIP)



Notes: Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side.

.008

.045

.014

.310

5

5

.012

.058

.018

.370

10

10

.015

.070

.022

.430

15

15

0.20

1.14

0.36

7.87

5

5

0.29

1.46

0.46

9.40

10

10

0.38

1.78

0.56

10.92

15

15

С

B1

В

eВ

α

β

δ

JEDEC Equivalent: MS-001

Drawing No. C04-007

Lead Thickness

Upper Lead Width

Lower Lead Width

**Overall Row Spacing** 

Mold Draft Angle Top

Mold Draft Angle Bottom

\* Controlling Parameter § Significant Characteristic

## PIC16C712/716

NOTES:

#### THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

#### **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://microchip.com/support

### **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733

Fax: 61-2-9868-6755 China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hangzhou** Tel: 86-571-2819-3187 Fax: 86-571-2819-3189

China - Hong Kong SAR Tel: 852-2943-5100

Fax: 852-2401-3431 China - Nanjing

Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 **China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

**India - New Delhi** Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7828 Fax: 886-7-330-9305

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Fax: 45-4485-2829

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820