



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART, USB         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 40                                                                        |
| Program Memory Size        | 40KB (40K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 8K × 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-LQFP                                                                   |
| Supplier Device Package    | 48-LQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u34fbd48-311 |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

| Type number        | Package |                                                                                    |          |  |  |  |  |  |
|--------------------|---------|------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|                    | Name    | Description                                                                        | Version  |  |  |  |  |  |
| LPC11U36FBD64/401  | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |
| LPC11U37FBD48/401  | LQFP48  | plastic low profile quad flat package; 48 leads; body $7 \times 7 \times 1.4$ mm   | SOT313-2 |  |  |  |  |  |
| LPC11U37HFBD64/401 | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |
| LPC11U37FBD64/501  | LQFP64  | plastic low profile quad flat package; 64 leads; body $10 \times 10 \times 1.4$ mm | SOT314-2 |  |  |  |  |  |

### Table 1. Ordering information ...continued

## 4.1 Ordering options

#### Table 2. Ordering options

| Type number        |             |              |             | B              |              |                                |             |       |                          |     |            |              |           |
|--------------------|-------------|--------------|-------------|----------------|--------------|--------------------------------|-------------|-------|--------------------------|-----|------------|--------------|-----------|
|                    | Flash in kB | EEPROM in kB | SRAM0 in kB | USB SRAM in kB | SRAM1 in kB  | Total<br>SRAM in kB <u>[1]</u> | I/O Handler | USART | l <sup>2</sup> C-bus FM+ | SSP | USB device | ADC channels | GPIO pins |
| LPC11U34FHN33/311  | 40          | 4            | 8           | -              | -            | 8                              | no          | 1     | 1                        | 2   | 1          | 8            | 26        |
| LPC11U34FBD48/311  | 40          | 4            | 8           | -              | -            | 8                              | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U34FHN33/421  | 48          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 26        |
| LPC11U34FBD48/421  | 48          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U35FHN33/401  | 64          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 26        |
| LPC11U35FBD48/401  | 64          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U35FBD64/401  | 64          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 54        |
| LPC11U35FHI33/501  | 64          | 4            | 8           | 2              | 2 <u>[1]</u> | 12                             | no          | 1     | 1                        | 2   | 1          | 8            | 26        |
| LPC11U35FET48/501  | 64          | 4            | 8           | 2              | 2 <u>[1]</u> | 12                             | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U36FBD48/401  | 96          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U36FBD64/401  | 96          | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 54        |
| LPC11U37FBD48/401  | 128         | 4            | 8           | 2              | -            | 10                             | no          | 1     | 1                        | 2   | 1          | 8            | 40        |
| LPC11U37HFBD64/401 | 128         | 4            | 8           | 2              | 2 <u>[2]</u> | 10                             | yes         | 1     | 1                        | 2   | 1          | 8            | 54        |
| LPC11U37FBD64/501  | 128         | 4            | 8           | 2              | 2 <u>[1]</u> | 12                             | no          | 1     | 1                        | 2   | 1          | 8            | 54        |

[1] For general-purpose use.

[2] For I/O Handler use only.

#### 32-bit ARM Cortex-M0 microcontroller

#### **Block diagram** 5.



#### 32-bit ARM Cortex-M0 microcontroller



Product data sheet

### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Symbol               | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |     | Reset<br>state<br>[1] | Туре | Description                                                                |
|----------------------|-------------|-------------|------------|------------|-----|-----------------------|------|----------------------------------------------------------------------------|
| PIO0_17/RTS/         | 30          | A3          | 45         | 60         | [3] | I; PU                 | I/O  | PIO0_17 — General purpose digital input/output pin.                        |
| CT32B0_CAP0/SCLK     |             |             |            |            |     | -                     | 0    | <b>RTS</b> — Request To Send output for USART.                             |
|                      |             |             |            |            |     | -                     | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                          |
|                      |             |             |            |            |     | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.     |
| PIO0_18/RXD/         | 31          | B3          | 46         | 61         | [3] | I; PU                 | I/O  | PIO0_18 — General purpose digital input/output pin.                        |
| CT32B0_MAT0          |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART. Used in UART ISP mode.              |
|                      |             |             |            |            |     | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                           |
| PIO0_19/TXD/         | 32          | B2          | 47         | 62         | [3] | I; PU                 | I/O  | PIO0_19 — General purpose digital input/output pin.                        |
| CT32B0_MAT1          |             |             |            |            |     | -                     | 0    | <b>TXD</b> — Transmitter output for USART. Used in UART ISP mode.          |
|                      |             |             |            |            |     | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                           |
| PIO0_20/CT16B1_CAP0  | 7           | F2          | 9          | 11         | [3] | I; PU                 | I/O  | PIO0_20 — General purpose digital input/output pin.                        |
|                      |             |             |            |            |     | -                     | I    | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                          |
| PIO0_21/CT16B1_MAT0/ | 12          | G4          | 17         | 22         | [3] | I; PU                 | I/O  | PIO0_21 — General purpose digital input/output pin.                        |
| MOSI1                |             |             |            |            |     | -                     | 0    | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                           |
|                      |             |             |            |            |     | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                                      |
| PIO0_22/AD6/         | 20          | E8          | 30         | 40         | [6] | I; PU                 | I/O  | PIO0_22 — General purpose digital input/output pin.                        |
| CT16B1_MAT1/MISO1    |             |             |            |            |     | -                     | I    | AD6 — A/D converter, input 6.                                              |
|                      |             |             |            |            |     | -                     | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                           |
|                      |             |             |            |            |     | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                                      |
| PIO0_23/AD7/IOH_9    | 27          | A5          | 42         | 56         | [6] | I; PU                 | I/O  | PIO0_23 — General purpose digital input/output pin.                        |
|                      |             |             |            |            |     | -                     | I    | AD7 — A/D converter, input 7.                                              |
|                      |             |             |            |            |     | -                     | I/O  | <b>IOH_9</b> — I/O Handler input/output 9.<br>(LPC11U37HFBD64/401 only.)   |
| PIO1_0/CT32B1_MAT0/  | -           | -           | -          | 1          | [3] | I; PU                 | I/O  | PIO1_0 — General purpose digital input/output pin.                         |
| IOH_10               |             |             |            |            |     | -                     | 0    | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                           |
|                      |             |             |            |            |     | -                     | I/O  | <b>IOH_10</b> — I/O Handler input/output 10.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_1/CT32B1_MAT1/  | -           | -           | -          | 17         | [3] | I; PU                 | I/O  | PIO1_1 — General purpose digital input/output pin.                         |
| IOH_11               |             |             |            |            |     | -                     | 0    | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                           |
|                      |             |             |            |            |     | -                     | I/O  | <b>IOH_11 —</b> I/O Handler input/output 11.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_2/CT32B1_MAT2/  | -           | -           | -          | 34         | [3] | I; PU                 | I/O  | PIO1_2 — General purpose digital input/output pin.                         |
| IOH_12               |             |             |            |            |     | -                     | 0    | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                           |
|                      |             |             |            |            |     | -                     | I/O  | <b>IOH_12</b> — I/O Handler input/output 12.<br>(LPC11U37HFBD64/401 only.) |

#### 32-bit ARM Cortex-M0 microcontroller

- Software enables the WWDT, but a hardware reset or a watchdog reset/interrupt is required to disable the WWDT.
- Incorrect feed sequence causes reset or interrupt, if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). The clock source selection provides a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.18 Clocking and power control

#### 7.18.1 Integrated oscillators

The LPC11U3x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11U3x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11U3x clock generation.

#### 32-bit ARM Cortex-M0 microcontroller

#### 7.18.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL. On the LPC11U3x, use the system oscillator to provide the clock source to USB.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 7.18.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over processing and temperature is  $\pm 40$  % (see also Table 13).

### 7.18.2 System PLL and USB PLL

The LPC11U3x contain a system PLL and a dedicated PLL for generating the 48 MHz USB clock. The system and USB PLLs are identical.

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

### 7.18.3 Clock output

The LPC11U3x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

### 7.18.4 Wake-up process

The LPC11U3x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode . This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

### 7.18.5 Power control

The LPC11U3x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power

#### 32-bit ARM Cortex-M0 microcontroller

### 7.19 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0 is configured to support up to four breakpoints and two watch points.

The  $\overline{\text{RESET}}$  pin selects between the JTAG boundary scan ( $\overline{\text{RESET}}$  = LOW) and the ARM SWD debug ( $\overline{\text{RESET}}$  = HIGH). The ARM SWD debug port is disabled while the LPC11U3x is in reset.

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the RESET pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                 | Conditions                                                                                           | Min                | Typ <u>[1]</u> | Max             | Unit |
|------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------|----------------|-----------------|------|
| I <sub>OL</sub>  | LOW-level output                          | V <sub>OL</sub> = 0.4 V                                                                              | 4                  | -              | -               | mA   |
|                  | current                                   | $2.0~\text{V} \leq \text{V}_{DD} \leq 3.6~\text{V}$                                                  |                    |                |                 |      |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | 3                  | -              | -               | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit output current   | V <sub>OH</sub> = 0 V [13                                                                            | <u>l</u> -         | -              | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current | $V_{OL} = V_{DD} $ <sup>[13]</sup>                                                                   | 1 -                | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                         | V <sub>1</sub> = 5 V                                                                                 | 10                 | 50             | 150             | μA   |
| I <sub>pu</sub>  | pull-up current                           | $V_{I} = 0 V;$                                                                                       | -15                | -50            | -85             | μA   |
|                  |                                           | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                       |                    |                |                 |      |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | -10                | -50            | -85             | μA   |
|                  |                                           | $V_{DD} < V_I < 5 V$                                                                                 | 0                  | 0              | 0               | μA   |
| High-dri         | ve output pin (PIO0_7)                    | +                                                                                                    |                    | +              |                 | -    |
| IIL              | LOW-level input current                   | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                                           | -                  | 0.5            | 10              | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current               | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                                 | -                  | 0.5            | 10              | nA   |
| l <sub>oz</sub>  | OFF-state output<br>current               | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled  | -                  | 0.5            | 10              | nA   |
| VI               | input voltage                             | pin configured to provide a digital[11]function; $V_{DD} \ge 1.8 V$ [12]                             | 1 0<br>1           | -              | 5.0             | V    |
|                  |                                           | V <sub>DD</sub> = 0 V                                                                                | 0                  | -              | 3.6             | V    |
| Vo               | output voltage                            | output active                                                                                        | 0                  | -              | V <sub>DD</sub> | V    |
| VIH              | HIGH-level input voltage                  |                                                                                                      | 0.7V <sub>DD</sub> | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                   |                                                                                                      | -                  | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                        |                                                                                                      | 0.4                | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                         | $2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OH}} = -20 \text{ mA}$ | $V_{DD}-0.4$       | -              | -               | V    |
|                  | voltage                                   | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OH}}$ = -12 mA                    | $V_{DD}-0.4$       | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                          | $2.0 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$     | -                  | -              | 0.4             | V    |
|                  | voltage                                   | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V; $\text{I}_{\text{OL}}$ = 3 mA                      | -                  | -              | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current              | $V_{OH} = V_{DD} - 0.4 V;$<br>2.5 V $\leq V_{DD} \leq 3.6 V$                                         | 20                 | -              | -               | mA   |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                     | 12                 | -              | -               | mA   |
| I <sub>OL</sub>  | LOW-level output current                  | $V_{OL} = 0.4 \text{ V}$<br>2.0 V $\leq V_{DD} \leq 3.6 \text{ V}$                                   | 4                  | -              | -               | mA   |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | 3                  | -              | -               | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current    | $V_{OL} = V_{DD} $ [13]                                                                              |                    | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                         | V <sub>I</sub> = 5 V                                                                                 | 10                 | 50             | 150             | μA   |

### Table 5. Static characteristics ...continued

 $T_{\text{omb}} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ , unless otherwise specified.

33 of 77

## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



#### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller



### **10.3 Internal oscillators**

#### Table 12. Dynamic characteristics: IRC

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C; 2.7 \ V \le V_{DD} \le 3.6 \ V_{11}.$ 

| Symbol               | Parameter                           | Conditions | Min   | Typ[2] | Max   | Unit |
|----------------------|-------------------------------------|------------|-------|--------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency | -          | 11.88 | 12     | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



Fig 22. Internal RC oscillator frequency versus temperature

#### Table 13. Dynamic characteristics: Watchdog oscillator

| Symbol                | Parameter | Conditions                                                  |        | Min | Typ[1] | Max | Unit |
|-----------------------|-----------|-------------------------------------------------------------|--------|-----|--------|-----|------|
| f <sub>osc(int)</sub> |           | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 9.4    | -   | kHz  |
|                       |           | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 2300   | -   | kHz  |

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2017. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller

### 10.7 USB interface

#### Table 17. Dynamic characteristics: USB pins (full-speed)

 $C_L = 50 \text{ pF}; R_{pu} = 1.5 \text{ k}\Omega \text{ on } D + \text{ to } V_{DD}; 3.0 \text{ V} \le V_{DD} \le 3.6 \text{ V}.$ 

| Symbol             | Parameter                                                   | Conditions                                  | Min   | Тур | Max   | Unit |
|--------------------|-------------------------------------------------------------|---------------------------------------------|-------|-----|-------|------|
| t <sub>r</sub>     | rise time                                                   | 10 % to 90 %                                | 8.5   | -   | 13.8  | ns   |
| t <sub>f</sub>     | fall time                                                   | 10 % to 90 %                                | 7.7   | -   | 13.7  | ns   |
| t <sub>FRFM</sub>  | differential rise and fall time matching                    | t <sub>r</sub> / t <sub>f</sub>             | -     | -   | 109   | %    |
| V <sub>CRS</sub>   | output signal crossover voltage                             |                                             | 1.3   | -   | 2.0   | V    |
| t <sub>FEOPT</sub> | source SE0 interval of EOP                                  | see Figure 26                               | 160   | -   | 175   | ns   |
| t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see <u>Figure 26</u>                        | -2    | -   | +5    | ns   |
| t <sub>JR1</sub>   | receiver jitter to next transition                          |                                             | -18.5 | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver jitter for paired transitions                      | 10 % to 90 %                                | -9    | -   | +9    | ns   |
| t <sub>EOPR</sub>  | EOP width at receiver                                       | must accept as [1]<br>EOP; see<br>Figure 26 | 82    | -   | -     | ns   |

[1] Characterized but not implemented as production test. Guaranteed by design.



#### 32-bit ARM Cortex-M0 microcontroller



### 11.5 Reset pad configuration

### 11.6 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See <u>Figure 33</u>.



The effective input impedance, R<sub>in</sub>, seen by the external voltage source, V<sub>EXT</sub>, is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + R<sub>mux</sub> + R<sub>sw</sub>) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using Equation 1 with

fs = sampling frequency

Cia = ADC analog input capacitance

R<sub>mux</sub> = analog mux resistance

R<sub>sw</sub> = switch resistance

Cio = pin capacitance

$$R_{in} = \left(\frac{I}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \| \left(\frac{I}{f_s \times C_{io}}\right)$$
(1)

#### 32-bit ARM Cortex-M0 microcontroller

Under nominal operating condition  $V_{DD} = 3.3$  V and with the maximum sampling frequency fs = 400 kHz, the parameters assume the following values:

$$\begin{split} &C_{ia} = 1 \text{ pF (max)} \\ &R_{mux} = 2 \text{ k}\Omega \text{ (max)} \\ &R_{sw} = 1.3 \text{ k}\Omega \text{ (max)} \\ &C_{io} = 7.1 \text{ pF (max)} \end{split}$$

The effective input impedance with these parameters is  $R_{in} = 308 \text{ k}\Omega$ .

### 11.7 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 6</u>:

- The ADC input trace must be short and as close as possible to the LPC11U3x chip.
- Shield The ADC input traces from fast switching digital signals and noisy power supply lines.
- The ADC and the digital core share the same power supply. Therefore, filter the power supply line adequately.
- To improve the ADC performance in a noisy environment, put the device in Sleep mode during the ADC conversion.

### 11.8 I/O Handler software library applications

The following sections provide application examples for the I/O Handler software library. All library examples make use of the I/O Handler hardware to extend the functionality of the part through software library calls. The libraries are available on http://www.LPCware.com.

### 11.8.1 I/O Handler I<sup>2</sup>S

The I/O Handler software library provides functions to emulate an I<sup>2</sup>S master transmit interface using the I/O Handler hardware block.

The emulated I<sup>2</sup>S interface loops over a 1 kB buffer, transmitting the datawords according to the I<sup>2</sup>S protocol. Interrupts are generated every time when the first 512 bytes have been transmitted and when the last 512 bytes have been transmitted. This allows the ARM core to load the free portion of the buffer with new data, thereby enabling streaming audio.

Two channels with 16-bit per channel are supported. The code size of the software library is 1 kB and code must be executed from the SRAM1 memory area reserved for the I/O Handler code.

### 11.8.2 I/O Handler UART

The I/O Handler UART library emulates one additional full-duplex UART. The emulated UART can be configured for 7 or 8 data bits, no parity, and 1 or 2 stop bits. The baud rate is configurable up to 115200 baud. The RXD signal is available on three I/O Handler pins (IOH\_6, IOH\_16, IOH\_20), while TXD and CTS are available on all 21 I/O Handler pins.

The code size of the software library is about 1.2 kB and code must be executed from the SRAM1 memory area reserved for the I/O Handler code.

All information provided in this document is subject to legal disclaimers.

LPC11U3X

© NXP Semiconductors N.V. 2017. All rights reserved.

## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



## LPC11U3x

#### 32-bit ARM Cortex-M0 microcontroller



71 of 77

32-bit ARM Cortex-M0 microcontroller

## 14. Abbreviations

| Table 20. Abbreviations |                                                         |  |  |  |  |  |  |
|-------------------------|---------------------------------------------------------|--|--|--|--|--|--|
| Acronym                 | Description                                             |  |  |  |  |  |  |
| A/D                     | Analog-to-Digital                                       |  |  |  |  |  |  |
| ADC                     | Analog-to-Digital Converter                             |  |  |  |  |  |  |
| AHB                     | Advanced High-performance Bus                           |  |  |  |  |  |  |
| APB                     | Advanced Peripheral Bus                                 |  |  |  |  |  |  |
| BOD                     | BrownOut Detection                                      |  |  |  |  |  |  |
| GPIO                    | General Purpose Input/Output                            |  |  |  |  |  |  |
| JTAG                    | Joint Test Action Group                                 |  |  |  |  |  |  |
| PLL                     | Phase-Locked Loop                                       |  |  |  |  |  |  |
| RC                      | Resistor-Capacitor                                      |  |  |  |  |  |  |
| SPI                     | Serial Peripheral Interface                             |  |  |  |  |  |  |
| SSI                     | Serial Synchronous Interface                            |  |  |  |  |  |  |
| SSP                     | Synchronous Serial Port                                 |  |  |  |  |  |  |
| TAP                     | Test Access Port                                        |  |  |  |  |  |  |
| USART                   | Universal Synchronous Asynchronous Receiver/Transmitter |  |  |  |  |  |  |

## 15. References

- [1] LPC11U3x User manual UM10462: http://www.nxp.com/documents/user\_manual/UM10462.pdf
- [2] LPC11U3x Errata sheet: http://www.nxp.com/documents/errata\_sheet/ES\_LPC11U3X.pdf

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.  $l^2$ C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com