



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART, USB         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 40                                                                        |
| Program Memory Size        | 96KB (96K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 10K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-LQFP                                                                   |
| Supplier Device Package    | 48-LQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u36fbd48-401 |
|                            |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

#### **Block diagram** 5.



### 32-bit ARM Cortex-M0 microcontroller



### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3. Pin description | 1           | 1           |            | 1          |     | <b></b>               | 1_   | <b>-</b>                                                                   |
|--------------------------|-------------|-------------|------------|------------|-----|-----------------------|------|----------------------------------------------------------------------------|
| Symbol                   | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |     | Reset<br>state<br>[1] | Туре | Description                                                                |
| PIO1_16/RI/              | -           | A2          | 48         | 63         | [3] | I; PU                 | I/O  | <b>PIO1_16</b> — General purpose digital input/output pin.                 |
| CT16B0_CAP0              |             |             |            |            |     | -                     | I    | <b>RI</b> — Ring Indicator input for USART.                                |
|                          |             |             |            |            |     | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                          |
| PIO1_17/CT16B0_CAP1/     | -           | -           | -          | 23         | [3] | I; PU                 | I/O  | <b>PIO1_17</b> — General purpose digital input/output pin.                 |
| RXD                      |             |             |            |            |     | -                     | I    | <b>CT16B0_CAP1</b> — Capture input 1 for 16-bit timer 0.                   |
|                          |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
| PIO1_18/CT16B1_CAP1/     | -           | -           | -          | 28         | [3] | I; PU                 | I/O  | PIO1_18 — General purpose digital input/output pin.                        |
| TXD                      |             |             |            |            |     | -                     | I    | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                          |
|                          |             |             |            |            |     | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                                 |
| PIO1_19/DTR/SSEL1        | 1           | B1          | 2          | 3          | [3] | I; PU                 | I/O  | PIO1_19 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.                         |
|                          |             |             |            |            |     | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_20/DSR/SCK1         | -           | H1          | 13         | 18         | [3] | I; PU                 | I/O  | PIO1_20 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.                               |
|                          |             |             |            |            |     | -                     | I/O  | SCK1 — Serial clock for SSP1.                                              |
| PIO1_21/DCD/MISO1        | -           | G8          | 26         | 35         | [3] | I; PU                 | I/O  | PIO1_21 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | <b>DCD</b> — Data Carrier Detect input for USART.                          |
|                          |             |             |            |            |     | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                                      |
| PIO1_22/RI/MOSI1         | -           | A7          | 38         | 51         | [3] | I; PU                 | I/O  | PIO1_22 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | RI — Ring Indicator input for USART.                                       |
|                          |             |             |            |            |     | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                                      |
| PIO1_23/CT16B1_MAT1/     | -           | H4          | 18         | 24         | [3] | I; PU                 | I/O  | PIO1_23 — General purpose digital input/output pin.                        |
| SSEL1                    |             |             |            |            |     | -                     | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_24/CT32B0_MAT0      | -           | G6          | 21         | 27         | [3] | I; PU                 | I/O  | PIO1_24 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                           |
| PIO1_25/CT32B0_MAT1      | -           | A1          | 1          | 2          | [3] | I; PU                 | I/O  | PIO1_25 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                           |
| PIO1_26/CT32B0_MAT2/     | -           | G2          | 11         | 14         | [3] | I; PU                 | I/O  | PIO1_26 — General purpose digital input/output pin.                        |
| RXD/IOH_19               |             |             |            |            |     | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                           |
|                          |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_19</b> — I/O Handler input/output 19.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_27/CT32B0_MAT3/     | -           | G1          | 12         | 15         | [3] | I; PU                 | I/O  | PIO1_27 — General purpose digital input/output pin.                        |
| TXD/IOH_20               |             |             |            |            |     | -                     | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                           |
|                          |             |             |            |            |     | -                     | 0    | TXD — Transmitter output for USART.                                        |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_20</b> — I/O Handler input/output 20.<br>(LPC11U37HFBD64/401 only.) |

### 32-bit ARM Cortex-M0 microcontroller

#### Table 3.Pin description

| Symbol               | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64              |            | Reset<br>state<br>[1] | Туре | Description                                                                                                       |
|----------------------|-------------|-------------|------------|-------------------------|------------|-----------------------|------|-------------------------------------------------------------------------------------------------------------------|
| PIO1_28/CT32B0_CAP0/ | -           | H7          | 24         | 31                      | [3]        | I; PU                 | I/O  | PIO1_28 — General purpose digital input/output pin.                                                               |
| SCLK                 |             |             |            |                         |            | -                     | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                 |
|                      |             |             |            |                         |            | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.                                            |
| PIO1_29/SCK0/        | -           | D7          | 31         | 41                      | [3]        | I; PU                 | I/O  | PIO1_29 — General purpose digital input/output pin.                                                               |
| CT32B0_CAP1          |             |             |            |                         |            | -                     | I/O  | SCK0 — Serial clock for SSP0.                                                                                     |
|                      |             |             |            |                         |            | -                     | I    | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0.                                                                 |
| PIO1_31              | -           | -           | 25         | -                       | [3]        | I; PU                 | I/O  | PIO1_31 — General purpose digital input/output pin.                                                               |
| USB_DM               | 13          | G5          | 19         | 25                      | [7]        | F                     | -    | USB_DM — USB bidirectional D- line.                                                                               |
| USB_DP               | 14          | H5          | 20         | 26                      | [7]        | F                     | -    | <b>USB_DP</b> — USB bidirectional D+ line.                                                                        |
| XTALIN               | 4           | D1          | 6          | 8                       | <u>[8]</u> | -                     | -    | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.       |
| XTALOUT              | 5           | E1          | 7          | 9                       | [8]        | -                     | -    | Output from the oscillator amplifier.                                                                             |
| V <sub>DD</sub>      | 6;<br>29    | B4;<br>E2   | 8;<br>44   | 10;<br>33;<br>48;<br>58 |            | -                     | -    | Supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| V <sub>SS</sub>      | 33          | B5;<br>D2   | 5;<br>41   | 7;<br>54                |            | -                     | -    | Ground.                                                                                                           |

Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled;
 F = floating; If the pins are not used, tie floating pins to ground or power to minimize power consumption.

[2] 5 V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See <u>Figure 32</u> for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 31).

[4] I<sup>2</sup>C-bus pin compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 31); includes high-current output driver.

[6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see <u>Figure 31</u>); includes digital input glitch filter.

[7] Pad provides USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode only). This pad is not 5 V tolerant.

[8] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). Leave XTALOUT floating.

### 32-bit ARM Cortex-M0 microcontroller



Fig 6. LPC11U3x memory map

## 7.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

### 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC11U3x, the NVIC supports 24 vectored interrupts.

- Four programmable interrupt priority levels, with hardware priority level masking.
- Software interrupt generation.

### 7.6.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but can have several interrupt flags. Individual interrupt flags can also represent more than one interrupt source.

## 7.7 IOCON block

The IOCON block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Connect peripherals to the appropriate pins before activating the peripheral and before enabling any related interrupt. Activity of any enabled peripheral function that is not mapped to a related pin is treated as undefined.

### 7.7.1 Features

- Programmable pull-up, pull-down, or repeater mode.
- All GPIO pins (except PIO0\_4 and PIO0\_5) are pulled up to 3.3 V (V<sub>DD</sub> = 3.3 V) if their pull-up resistor is enabled.
- Programmable pseudo open-drain mode.
- Programmable 10 ns glitch filter on pins PIO0\_22, PIO0\_23, and PIO0\_11 to PIO0\_16. The glitch filter is turned on by default.
- Programmable hysteresis.
- Programmable input inverter.

### 7.8 General-Purpose Input/Output GPIO

The GPIO registers control device pin functions that are not connected to a specific peripheral function. Pins can be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

LPC11U3x use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Any GPIO pin providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

The GPIO block consists of three parts:

- 1. The GPIO ports.
- 2. The GPIO pin interrupt block to control eight GPIO pins selected as pin interrupts.
- Two GPIO group interrupt blocks to control two combined interrupts from all GPIO pins.

application notes from NXP (see <u>http://www.LPCware.com</u>.) LPCXpresso, Keil, and IAR IDEs are supported. I/O Handler library code must be executed from the memory area 0x2000 0000 to 0x2000 07FF. This memory is not available for other use.

For application examples, see <u>Section 11.8 "I/O Handler software library applications"</u>. Each I/O Handler library uses a specific subset of I/O Handler pins and in some cases other pins and peripherals such as the counter/timers.

## 7.11 USART

The LPC11U3x contains one USART.

The USART includes full modem control, support for synchronous mode, and a smart card interface. The RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The USART uses a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

### 7.11.1 Features

- Maximum USART data bit rate of 3.125 Mbit/s.
- 16 byte receive and transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.
- Support for synchronous mode.
- Includes smart card interface.

### 7.12 SSP serial I/O controller

The SSP controllers operate on a SSP, 4-wire SSI, or Microwire bus. The controller can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bit to 16 bit of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

### 7.12.1 Features

- Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI (Serial Peripheral Interface), 4-wire Texas Instruments SSI (Serial Synchronous Interface), and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation

### 7.18.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL. On the LPC11U3x, use the system oscillator to provide the clock source to USB.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

### 7.18.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over processing and temperature is  $\pm 40$  % (see also Table 13).

### 7.18.2 System PLL and USB PLL

The LPC11U3x contain a system PLL and a dedicated PLL for generating the 48 MHz USB clock. The system and USB PLLs are identical.

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

### 7.18.3 Clock output

The LPC11U3x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

### 7.18.4 Wake-up process

The LPC11U3x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode . This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

### 7.18.5 Power control

The LPC11U3x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power

## 9. Static characteristics

#### Table 5.Static characteristics

 $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol           | Parameter                               | Conditions                                                                         |                               | Min                | Typ <u>[1]</u> | Max                | Unit |
|------------------|-----------------------------------------|------------------------------------------------------------------------------------|-------------------------------|--------------------|----------------|--------------------|------|
| V <sub>DD</sub>  | supply voltage (core and external rail) |                                                                                    | [2]                           | 1.8                | 3.3            | 3.6                | V    |
| I <sub>DD</sub>  | supply current                          | Active mode; $V_{DD} = 3.3 V$ ;<br>$T_{amb} = 25 °C$ ; code                        |                               |                    |                |                    |      |
|                  |                                         | while(1){}                                                                         |                               |                    |                |                    |      |
|                  |                                         | executed from flash;                                                               |                               |                    |                |                    |      |
|                  |                                         | system clock = 12 MHz                                                              | [3][4][5]<br>[6][7][8]        | -                  | 2              | -                  | mA   |
|                  |                                         | system clock = 50 MHz                                                              | <u>[4][5][6]</u><br>[7][8][9] | -                  | 7              | -                  | mA   |
|                  |                                         | Sleep mode;<br>V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C;                  | <u>[3][4][5]</u><br>[6][7][8] | -                  | 1              | -                  | mA   |
|                  |                                         | system clock = 12 MHz                                                              |                               |                    |                |                    |      |
|                  |                                         | Deep-sleep mode; $V_{DD} = 3.3 V$ ;<br>T <sub>amb</sub> = 25 °C                    | [4][7]                        | -                  | 300            | -                  | μA   |
|                  |                                         | Power-down mode; $V_{DD} = 3.3 V$ ;<br>T <sub>amb</sub> = 25 °C                    |                               | -                  | 2              | -                  | μA   |
|                  |                                         | Deep power-down mode;<br>$V_{DD} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C}$ | [10]                          | -                  | 220            | -                  | nA   |
| Standard         | l port pins, RESET                      |                                                                                    |                               | 1                  |                | <b>I</b>           |      |
| IIL              | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor<br>disabled                         |                               | -                  | 0.5            | 10                 | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current             | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                               |                               | -                  | 0.5            | 10                 | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current             | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip<br>pull-up/down resistors disabled          |                               | -                  | 0.5            | 10                 | nA   |
| VI               | input voltage                           | pin configured to provide a digital function; $V_{DD} \ge 1.8 \text{ V}$           | [11]<br>[12]                  | 0                  | -              | 5.0                | V    |
|                  |                                         | V <sub>DD</sub> = 0 V                                                              |                               | 0                  | -              | 3.6                | V    |
| Vo               | output voltage                          | output active                                                                      |                               | 0                  | -              | V <sub>DD</sub>    | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                |                                                                                    |                               | 0.7V <sub>DD</sub> | -              | -                  | V    |
| V <sub>IL</sub>  | LOW-level input voltage                 |                                                                                    |                               | -                  | -              | 0.3V <sub>DD</sub> | V    |
| V <sub>hys</sub> | hysteresis voltage                      |                                                                                    |                               | -                  | 0.4            | -                  | V    |
| V <sub>OH</sub>  | HIGH-level output                       | $2.0~\text{V} \leq \text{V}_{DD} \leq 3.6~\text{V};~\text{I}_{OH} = -4~\text{mA}$  |                               | $V_{DD}-0.4$       | -              | -                  | V    |
|                  | voltage                                 | 1.8 V $\leq$ V <sub>DD</sub> < 2.0 V; I <sub>OH</sub> = -3 mA                      |                               | $V_{DD}-0.4$       | -              | -                  | V    |
| V <sub>OL</sub>  | LOW-level output                        | $2.0~\text{V} \leq \text{V}_{DD} \leq 3.6~\text{V};~\text{I}_{OL} = 4~\text{mA}$   |                               | -                  | -              | 0.4                | V    |
|                  | voltage                                 | 1.8 V $\leq$ V <sub>DD</sub> < 2.0 V; I <sub>OL</sub> = 3 mA                       |                               | -                  | -              | 0.4                | V    |
| I <sub>OH</sub>  | HIGH-level output                       | $V_{OH} = V_{DD} - 0.4 \text{ V};$                                                 |                               | -4                 | -              | -                  | mA   |
|                  | current                                 | $2.0~V \leq V_{DD} \leq 3.6~V$                                                     |                               |                    |                |                    |      |
|                  |                                         | $1.8 \text{ V} \leq \text{V}_{\text{DD}} < 2.0 \text{ V}$                          |                               | -3                 | -              | -                  | mA   |

Product data sheet

### 32-bit ARM Cortex-M0 microcontroller

| Symbol           | Parameter                                 | Conditions                                                                                           | Min                | Typ <u>[1]</u> | Max             | Unit |
|------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------|----------------|-----------------|------|
| I <sub>OL</sub>  | LOW-level output                          | V <sub>OL</sub> = 0.4 V                                                                              | 4                  | -              | -               | mA   |
|                  | current                                   | $2.0~\text{V} \leq \text{V}_{DD} \leq 3.6~\text{V}$                                                  |                    |                |                 |      |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | 3                  | -              | -               | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit output current   | V <sub>OH</sub> = 0 V [13                                                                            | <u>l</u> -         | -              | -45             | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit<br>output current | $V_{OL} = V_{DD} $ <sup>[13]</sup>                                                                   | 1 -                | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                         | V <sub>1</sub> = 5 V                                                                                 | 10                 | 50             | 150             | μA   |
| I <sub>pu</sub>  | pull-up current                           | $V_{I} = 0 V;$                                                                                       | -15                | -50            | -85             | μA   |
|                  |                                           | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                       |                    |                |                 |      |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | -10                | -50            | -85             | μA   |
|                  |                                           | $V_{DD} < V_I < 5 V$                                                                                 | 0                  | 0              | 0               | μA   |
| High-dri         | ve output pin (PIO0_7)                    | +                                                                                                    |                    | +              |                 | -    |
| IIL              | LOW-level input current                   |                                                                                                      |                    |                |                 | nA   |
| I <sub>IH</sub>  | HIGH-level input<br>current               | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                                 | -                  | 0.5            | 10              | nA   |
| l <sub>oz</sub>  | OFF-state output<br>current               | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled  | -                  | 0.5            | 10              | nA   |
| VI               | input voltage                             | pin configured to provide a digital[11]function; $V_{DD} \ge 1.8 V$ [12]                             | 1 0<br>1           | -              | 5.0             | V    |
|                  |                                           | V <sub>DD</sub> = 0 V                                                                                | 0                  | -              | 3.6             | V    |
| Vo               | output voltage                            | output active                                                                                        | 0                  | -              | V <sub>DD</sub> | V    |
| VIH              | HIGH-level input voltage                  |                                                                                                      | 0.7V <sub>DD</sub> | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                   |                                                                                                      | -                  | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                        |                                                                                                      | 0.4                | -              | -               | V    |
| V <sub>OH</sub>  | HIGH-level output                         | $2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \text{ I}_{\text{OH}} = -20 \text{ mA}$ | $V_{DD}-0.4$       | -              | -               | V    |
|                  | voltage                                   | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V; $\text{I}_{\text{OH}}$ = -12 mA                    | $V_{DD}-0.4$       | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output                          | $2.0 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}; \text{ I}_{\text{OL}} = 4 \text{ mA}$     | -                  | -              | 0.4             | V    |
|                  | voltage                                   | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.0 V; $\text{I}_{\text{OL}}$ = 3 mA                      | -                  | -              | 0.4             | V    |
| I <sub>OH</sub>  | HIGH-level output<br>current              | $V_{OH} = V_{DD} - 0.4 V;$<br>2.5 V $\leq V_{DD} \leq 3.6 V$                                         | 20                 | -              | -               | mA   |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}}$ < 2.5 V                                                     | 12                 | -              | -               | mA   |
| I <sub>OL</sub>  | LOW-level output<br>current               | $V_{OL} = 0.4 \text{ V}$<br>2.0 V $\leq V_{DD} \leq 3.6 \text{ V}$                                   | 4                  | -              | -               | mA   |
|                  |                                           | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                             | 3                  | -              | -               | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current    | $V_{OL} = V_{DD} $ [13]                                                                              |                    | -              | 50              | mA   |
| I <sub>pd</sub>  | pull-down current                         | V <sub>I</sub> = 5 V                                                                                 | 10                 | 50             | 150             | μA   |

## Table 5. Static characteristics ...continued

 $T_{\text{omb}} = -40 \,^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ , unless otherwise specified.

33 of 77

### 32-bit ARM Cortex-M0 microcontroller

| Symbol              | Parameter                           | Conditions | Min | Тур | Max             | Unit |
|---------------------|-------------------------------------|------------|-----|-----|-----------------|------|
| V <sub>IA</sub>     | analog input voltage                |            | 0   | -   | V <sub>DD</sub> | V    |
| C <sub>ia</sub>     | analog input capacitance            |            | -   | -   | 1               | pF   |
| E <sub>D</sub>      | differential linearity error        | [1][2]     | -   | -   | ±1              | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity              | [3]        | -   | -   | ±1.5            | LSB  |
| Eo                  | offset error                        | [4]        | -   | -   | ±3.5            | LSB  |
| E <sub>G</sub>      | gain error                          | [5]        | -   | -   | 0.6             | %    |
| Ε <sub>T</sub>      | absolute error                      | [6]        | -   | -   | ±4              | LSB  |
| R <sub>vsi</sub>    | voltage source interface resistance |            | -   | -   | 40              | kΩ   |
| R <sub>i</sub>      | input resistance                    | [7][8]     | -   | -   | 2.5             | MΩ   |

#### Table 6. ADC static characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$  unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5 \text{ V}$  to 3.6 V.

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 8.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 8</u>.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 8.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 8</u>.

[6] The absolute error ( $E_T$ ) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 8.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{ kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency fs:  $R_i = 1 / (f_s \times C_{ia})$ .

### 32-bit ARM Cortex-M0 microcontroller





## **10.** Dynamic characteristics

### 10.1 Flash memory

### Table 9. Flash characteristics

 $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol            | Parameter        | Conditions                                |     | Min   | Тур    | Max  | Unit   |
|-------------------|------------------|-------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                           | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                   |     | 10    | -      | -    | years  |
|                   |                  | unpowered                                 |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                           | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.

#### Table 10. EEPROM characteristics

 $T_{amb} = -40$  °C to +85 °C;  $V_{DD} = 2.7$  V to 3.6 V. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions | Min    | Тур     | Max | Unit   |
|-------------------|---------------------|------------|--------|---------|-----|--------|
| N <sub>endu</sub> | endurance           |            | 100000 | 1000000 | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered    | 100    | 200     | -   | years  |
|                   |                     | unpowered  | 150    | 300     | -   | years  |
| t <sub>prog</sub> | programming<br>time | 64 bytes   | -      | 2.9     | -   | ms     |

### 10.2 External clock

#### Table 11. Dynamic characteristic: external clock

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ ;  $V_{DD}$  over specified ranges.<sup>[1]</sup>

| Symbol               | Parameter            | Conditions | Min                     | Typ <u>[2]</u> | Max  | Unit |
|----------------------|----------------------|------------|-------------------------|----------------|------|------|
| f <sub>osc</sub>     | oscillator frequency |            | 1                       | -              | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                      | -              | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $T_{cy(clk)} 	imes 0.4$ | -              | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $T_{cy(clk)} 	imes 0.4$ | -              | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                       | -              | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                       | -              | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

### 32-bit ARM Cortex-M0 microcontroller



51 of 77

For a bus-powered device, the VBUS signal does not need to be connected to the USB\_VBUS pin (see Figure 28). The USB\_CONNECT function can additionally be connected as shown in Figure 27 to prevent the USB from timing out when there is a significant delay between power-up and handling USB traffic.



**Remark:** When a bus-powered circuit as shown in <u>Figure 28</u> is used, configure the <u>PIO0\_3/USB\_VBUS</u> pin for GPIO (PIO0\_3) in the IOCON block to ensure that the USB\_CONNECT signal can still be controlled by software. For details on the soft-connect feature, see the *LPC11U3x user manual* (Ref. 1).

**Remark:** When a self-powered circuit is used without connecting VBUS, configure the PIO0\_3/USB\_VBUS pin for GPIO (PIO0\_3) and provide software that can detect the host presence through some other mechanism before enabling USB\_CONNECT and the soft-connect feature. Enabling the soft-connect without host presence will lead to USB compliance failure.

### 32-bit ARM Cortex-M0 microcontroller



## 11.5 Reset pad configuration

### 11.6 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See <u>Figure 33</u>.



The effective input impedance, R<sub>in</sub>, seen by the external voltage source, V<sub>EXT</sub>, is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + R<sub>mux</sub> + R<sub>sw</sub>) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using Equation 1 with

fs = sampling frequency

Cia = ADC analog input capacitance

R<sub>mux</sub> = analog mux resistance

R<sub>sw</sub> = switch resistance

Cio = pin capacitance

$$R_{in} = \left(\frac{I}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \| \left(\frac{I}{f_s \times C_{io}}\right)$$
(1)

### **NXP Semiconductors**

## LPC11U3x

### 32-bit ARM Cortex-M0 microcontroller



### **NXP Semiconductors**

## LPC11U3x

### 32-bit ARM Cortex-M0 microcontroller



71 of 77

## 17. Legal information

## 17.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <u>http://www.nxp.com</u>.

## 17.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

© NXP Semiconductors N.V. 2017. All rights reserved.

### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.  $l^2$ C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com