# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Discontinued at Digi-Key                                                  |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SmartCard, SPI, SSP, UART/USART, USB         |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 54                                                                        |
| Program Memory Size        | 96KB (96K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 10K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-LQFP                                                                   |
| Supplier Device Package    | 64-LQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11u36fbd64-401 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- 4 kB on-chip EEPROM data memory; byte erasable and byte programmable; on-chip API support.
- Up to 12 kB SRAM data memory.
- ◆ 16 kB boot ROM.
- In-System Programming (ISP) and In-Application Programming (IAP) via on-chip bootloader software.
- ROM-based USB drivers. Flash updates via USB supported.
- ROM-based 32-bit integer division routines.
- Debug options:
  - Standard JTAG (Joint Test Action Group) test interface for BSDL (Boundary Scan Description Language).
  - Serial Wire Debug.
- Digital peripherals:
  - ◆ Up to 54 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, repeater mode, and open-drain mode.
  - Up to 8 GPIO pins can be selected as edge and level sensitive interrupt sources.
  - Two GPIO grouped interrupt modules enable an interrupt based on a programmable pattern of input states of a group of GPIO pins.
  - High-current source output driver (20 mA) on one pin.
  - High-current sink driver (20 mA) on true open-drain pins.
  - ◆ Four general purpose counter/timers with a total of up to 8 capture inputs and 13 match outputs.
  - Programmable Windowed WatchDog Timer (WWDT) with a dedicated, internal low-power WatchDog Oscillator (WDO).
- Analog peripherals:
  - 10-bit ADC with input multiplexing among eight pins.
- Serial interfaces:
  - USB 2.0 full-speed device controller.
  - USART with fractional baud rate generation, internal FIFO, a full modem control handshake interface, and support for RS-485/9-bit mode and synchronous mode. USART supports an asynchronous smart card interface (ISO 7816-3).
  - ◆ Two SSP controllers with FIFO and multi-protocol capabilities.
  - ◆ I<sup>2</sup>C-bus interface supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of up to 1 Mbit/s with multiple address recognition and monitor mode.
- I/O Handler for hardware emulation of serial interfaces and DMA; supported through software libraries. (LPC11U37HFBD64/401 only.)
- Clock generation:
  - Crystal Oscillator with an operating range of 1 MHz to 25 MHz (system oscillator).
  - ♦ 12 MHz high-frequency Internal RC oscillator (IRC) that can optionally be used as a system clock.
  - Internal low-power, low-frequency WatchDog Oscillator (WDO) with programmable frequency output.
  - PLL allows CPU operation up to the maximum CPU rate with the system oscillator or the IRC as clock sources.
  - A second, dedicated PLL is provided for USB.

#### 32-bit ARM Cortex-M0 microcontroller

### 6. Pinning information

### 6.1 Pinning





### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3. Pin description | n           |             |            |            |     |                       |      |                                                                            |
|--------------------------|-------------|-------------|------------|------------|-----|-----------------------|------|----------------------------------------------------------------------------|
| Symbol                   | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |     | Reset<br>state<br>[1] | Туре | Description                                                                |
| PIO0_17/RTS/             | 30          | A3          | 45         | 60         | [3] | I; PU                 | I/O  | PIO0_17 — General purpose digital input/output pin.                        |
| CT32B0_CAP0/SCLK         |             |             |            |            |     | -                     | 0    | RTS — Request To Send output for USART.                                    |
|                          |             |             |            |            |     | -                     | I    | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                          |
|                          |             |             |            |            |     | -                     | I/O  | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode.     |
| PIO0_18/RXD/             | 31          | B3          | 46         | 61         | [3] | I; PU                 | I/O  | PIO0_18 — General purpose digital input/output pin.                        |
| CT32B0_MAT0              |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART. Used in UART ISP mode.              |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                           |
| PIO0_19/TXD/             | 32          | B2          | 47         | 62         | [3] | I; PU                 | I/O  | PIO0_19 — General purpose digital input/output pin.                        |
| CT32B0_MAT1              |             |             |            |            |     | -                     | 0    | <b>TXD</b> — Transmitter output for USART. Used in UART ISP mode.          |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                           |
| PIO0_20/CT16B1_CAP0      | 7           | F2          | 9          | 11         | [3] | I; PU                 | I/O  | PIO0_20 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                          |
| PIO0_21/CT16B1_MAT0/     | 12          | G4          | 17         | 22         | [3] | I; PU                 | I/O  | PIO0_21 — General purpose digital input/output pin.                        |
| MOSI1                    |             |             |            |            |     | -                     | 0    | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                                      |
| PIO0_22/AD6/             | 20          | E8          | 30         | 40         | [6] | I; PU                 | I/O  | PIO0_22 — General purpose digital input/output pin.                        |
| CT16B1_MAT1/MISO1        |             |             |            |            |     | -                     | I    | AD6 — A/D converter, input 6.                                              |
|                          |             |             |            |            |     | -                     | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                                      |
| PIO0_23/AD7/IOH_9        | 27          | A5          | 42         | 56         | [6] | I; PU                 | I/O  | PIO0_23 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | AD7 — A/D converter, input 7.                                              |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_9</b> — I/O Handler input/output 9.<br>(LPC11U37HFBD64/401 only.)   |
| PIO1_0/CT32B1_MAT0/      | -           | -           | -          | 1          | [3] | I; PU                 | I/O  | PIO1_0 — General purpose digital input/output pin.                         |
| IOH_10                   |             |             |            |            |     | -                     | 0    | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_10</b> — I/O Handler input/output 10.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_1/CT32B1_MAT1/      | -           | -           | -          | 17         | [3] | I; PU                 | I/O  | PIO1_1 — General purpose digital input/output pin.                         |
| IOH_11                   |             |             |            |            |     | -                     | 0    | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_11</b> — I/O Handler input/output 11.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_2/CT32B1_MAT2/      | -           | -           | -          | 34         | [3] | I; PU                 | I/O  | PIO1_2 — General purpose digital input/output pin.                         |
| IOH_12                   |             |             |            |            |     | -                     | 0    | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_12</b> — I/O Handler input/output 12.<br>(LPC11U37HFBD64/401 only.) |

### 32-bit ARM Cortex-M0 microcontroller

#### Table 3. **Pin description**

| Table 3. Pin description | 1           |             |            |            |     | ,                     |      |                                                                            |
|--------------------------|-------------|-------------|------------|------------|-----|-----------------------|------|----------------------------------------------------------------------------|
| Symbol                   | Pin HVQFN33 | Pin TFBGA48 | Pin LQFP48 | Pin LQFP64 |     | Reset<br>state<br>[1] | Туре | Description                                                                |
| PIO1_16/RI/              | -           | A2          | 48         | 63         | [3] | I; PU                 | I/O  | PIO1_16 — General purpose digital input/output pin.                        |
| CT16B0_CAP0              |             |             |            |            |     | -                     | I    | RI — Ring Indicator input for USART.                                       |
|                          |             |             |            |            |     | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                          |
| PIO1_17/CT16B0_CAP1/     | -           | -           | -          | 23         | [3] | I; PU                 | I/O  | PIO1_17 — General purpose digital input/output pin.                        |
| RXD                      |             |             |            |            |     | -                     | I    | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.                          |
|                          |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
| PIO1_18/CT16B1_CAP1/     | -           | -           | -          | 28         | [3] | I; PU                 | I/O  | PIO1_18 — General purpose digital input/output pin.                        |
| TXD                      |             |             |            |            |     | -                     | I    | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.                          |
|                          |             |             |            |            |     | -                     | 0    | TXD — Transmitter output for USART.                                        |
| PIO1_19/DTR/SSEL1        | 1           | B1          | 2          | 3          | [3] | I; PU                 | I/O  | PIO1_19 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.                         |
|                          |             |             |            |            |     | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_20/DSR/SCK1         | -           | H1          | 13         | 18         | [3] | I; PU                 | I/O  | PIO1_20 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.                               |
|                          |             |             |            |            |     | -                     | I/O  | SCK1 — Serial clock for SSP1.                                              |
| PIO1_21/DCD/MISO1        | -           | G8          | 26         | 35         | [3] | I; PU                 | I/O  | PIO1_21 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | <b>DCD</b> — Data Carrier Detect input for USART.                          |
|                          |             |             |            |            |     | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                                      |
| PIO1_22/RI/MOSI1         | -           | A7          | 38         | 51         | [3] | I; PU                 | I/O  | PIO1_22 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | I    | RI — Ring Indicator input for USART.                                       |
|                          |             |             |            |            |     | -                     | I/O  | <b>MOSI1</b> — Master Out Slave In for SSP1.                               |
| PIO1_23/CT16B1_MAT1/     | -           | H4          | 18         | 24         | [3] | I; PU                 | I/O  | PIO1_23 — General purpose digital input/output pin.                        |
| SSEL1                    |             |             |            |            |     | -                     | 0    | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                           |
|                          |             |             |            |            |     | -                     | I/O  | SSEL1 — Slave select for SSP1.                                             |
| PIO1_24/CT32B0_MAT0      | -           | G6          | 21         | 27         | [3] | I; PU                 | I/O  | PIO1_24 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                           |
| PIO1_25/CT32B0_MAT1      | -           | A1          | 1          | 2          | [3] | I; PU                 | I/O  | PIO1_25 — General purpose digital input/output pin.                        |
|                          |             |             |            |            |     | -                     | 0    | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                           |
| PIO1_26/CT32B0_MAT2/     | -           | G2          | 11         | 14         | [3] | I; PU                 | I/O  | PIO1_26 — General purpose digital input/output pin.                        |
| RXD/IOH_19               |             |             |            |            |     | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                           |
|                          |             |             |            |            |     | -                     | I    | <b>RXD</b> — Receiver input for USART.                                     |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_19</b> — I/O Handler input/output 19.<br>(LPC11U37HFBD64/401 only.) |
| PIO1_27/CT32B0_MAT3/     | -           | G1          | 12         | 15         | [3] | I; PU                 | I/O  | PIO1_27 — General purpose digital input/output pin.                        |
| TXD/IOH_20               |             |             |            |            |     | -                     | 0    | CT32B0_MAT3 — Match output 3 for 32-bit timer 0.                           |
|                          |             |             |            |            |     | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                                 |
|                          |             |             |            |            |     | -                     | I/O  | <b>IOH_20</b> — I/O Handler input/output 20.<br>(LPC11U37HFBD64/401 only.) |

#### 32-bit ARM Cortex-M0 microcontroller



Fig 6. LPC11U3x memory map

### 7.6 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.6.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC11U3x, the NVIC supports 24 vectored interrupts.

#### 7.8.1 Features

- GPIO pins can be configured as input or output by software.
- All GPIO pins default to inputs with interrupt disabled at reset.
- Pin registers allow pins to be sensed and set individually.
- Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or level-sensitive GPIO interrupt request.
- Any pin or pins in each port can trigger a port interrupt.

### 7.9 USB interface

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of the devices. The host controller initiates all transactions.

The LPC11U3x USB interface consists of a full-speed device controller with on-chip PHY (PHYsical layer) for device functions.

**Remark:** Configure the LPC11U3x in default power mode with the power profiles before using the USB (see <u>Section 7.18.5.1</u>). Do not use the USB with the part in performance, efficiency, or low-power mode.

#### 7.9.1 Full-speed USB device controller

The device controller enables 12 Mbit/s data exchange with a USB Host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. If enabled, an interrupt is generated.

#### 7.9.1.1 Features

- Dedicated USB PLL available.
- Fully compliant with USB 2.0 specification (full speed).
- Supports 10 physical (5 logical) endpoints including one control endpoint.
- Single and double buffering supported.
- Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types.
- Supports wake-up from Deep-sleep mode and Power-down mode on USB activity and remote wake-up.
- Supports SoftConnect.

### 7.10 I/O Handler (LPC11U37HFBD64/401 only)

The I/O Handler is a software library-supported hardware engine for emulating serial interfaces and off-loading the CPU for processing-intensive functions. The I/O Handler can emulate, among others, DMA and serial interfaces such as UART, I<sup>2</sup>C, or I<sup>2</sup>S with no or very low additional CPU load. The software libraries are available with supporting

- Software enables the WWDT, but a hardware reset or a watchdog reset/interrupt is required to disable the WWDT.
- Incorrect feed sequence causes reset or interrupt, if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). The clock source selection provides a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.18 Clocking and power control

#### 7.18.1 Integrated oscillators

The LPC11U3x include three independent oscillators: the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC11U3x operates from the internal RC oscillator until software switches to a different clock source. The IRC allows the system to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 7 for an overview of the LPC11U3x clock generation.

consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.18.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11U3x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

**Remark:** When using the USB, configure the LPC11U3x in Default mode.

#### 7.18.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and can generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, by memory systems and related controllers, and by internal buses.

#### 7.18.5.3 Deep-sleep mode

In Deep-sleep mode, the LPC11U3x is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection.

The LPC11U3x can wake up from Deep-sleep mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Deep-sleep mode saves power and allows for short wake-up times.

#### 7.18.5.4 Power-down mode

In Power-down mode, the LPC11U3x is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the BOD circuit running for BOD protection.

The LPC11U3x can wake up from Power-down mode via reset, selected GPIO pins, a watchdog timer interrupt, or an interrupt generating USB port activity.

Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times.

#### 7.18.5.5 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin. The LPC11U3x can wake up from Deep power-down mode via the WAKEUP pin.

The LPC11U3x can be prevented from entering Deep power-down mode by setting a lock bit in the PMU block. Locking out Deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times.

When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. Pull the RESET pin HIGH to prevent it from floating while in Deep power-down mode.

#### 7.18.6 System control

#### 7.18.6.1 Reset

Reset has four sources on the LPC11U3x: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

In Deep power-down mode, an external pull-up resistor is required on the RESET pin.

#### 7.18.6.2 Brownout detection

The LPC11U3x includes up to four levels for monitoring the voltage on the V<sub>DD</sub> pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Four threshold levels can be selected to cause a forced reset of the chip.

#### 7.18.6.3 Code security (Code Read Protection - CRP)

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details, see the *LPC11Uxx user manual*.

There are three levels of Code Read Protection:

### 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                                                                                        | Min  | Max   | Unit |
|------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|-------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) | [2]                                                                                                                               | -0.5 | +4.6  | V    |
| VI                     | input voltage                           | $ \begin{array}{ll} 5 \mbox{ V tolerant digital I/O pins;} & \underline{\mbox{[5][2]}} \\ V_{DD} \geq 1.8 \mbox{ V} \end{array} $ | -0.5 | +5.5  | V    |
|                        |                                         | V <sub>DD</sub> = 0 V                                                                                                             | -0.5 | +3.6  | V    |
|                        |                                         | 5 V tolerant open-drain pins [2][4]<br>PIO0_4 and PIO0_5                                                                          | -0.5 | +5.5  |      |
| V <sub>IA</sub>        | analog input voltage                    | pin configured as analog input [2]<br>[3]                                                                                         | -0.5 | 4.6   | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                                                                                    | -    | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                                                                                    | -    | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | −(0.5V <sub>DD</sub> ) < V <sub>I</sub> < (1.5V <sub>DD</sub> );<br>T <sub>j</sub> < 125 °C                                       | -    | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     | non-operating [6]                                                                                                                 | -65  | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction<br>temperature         |                                                                                                                                   | -    | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package heat<br>transfer, not device power<br>consumption                                                                | -    | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body model; all pins [7]                                                                                                    | -    | +6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

c) The limiting values are stress ratings only. Operating the part at these values is not recommended, and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 5</u>.

- [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.
- [3] See <u>Table 6</u> for maximum operating voltage.
- [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down.
- [5] Including voltage on outputs in 3-state mode.
- [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.
- [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

#### 32-bit ARM Cortex-M0 microcontroller

| $I_{amb} = -4$ | amb = -40 °C to +65 °C, unless otherwise specified. |                                               |     |                |     |      |  |  |  |  |
|----------------|-----------------------------------------------------|-----------------------------------------------|-----|----------------|-----|------|--|--|--|--|
| Symbol         | Parameter                                           | Conditions                                    | Min | Typ <u>[1]</u> | Max | Unit |  |  |  |  |
| Pin capa       | citance                                             |                                               |     |                |     |      |  |  |  |  |
| Cio            | input/output                                        | pins configured for analog function           | -   | -              | 7.1 | pF   |  |  |  |  |
|                | capacitance                                         | I <sup>2</sup> C-bus pins (PIO0_4 and PIO0_5) | -   | -              | 2.5 | pF   |  |  |  |  |
|                |                                                     | pins configured as GPIO                       | -   | -              | 2.8 | pF   |  |  |  |  |

#### Table 5. Static characteristics ...continued

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C, \ unless \ otherwise \ specified.$ 

[1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

[2] For USB operation 3.0 V  $\leq$  V\_{DD}  $\leq$  3.6 V. Guaranteed by design.

[3] IRC enabled; system oscillator disabled; system PLL disabled.

[4] I<sub>DD</sub> measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.

[5] BOD disabled.

- [6] All peripherals disabled in the AHBCLKCTRL register. Peripheral clocks to USART, SSP0/1 disabled in the SYSCON block.
- [7] USB\_DP and USB\_DM pulled LOW externally.

[8] Low-current mode PWR\_LOW\_CURRENT selected when running the set\_power routine in the power profiles.

[9] IRC disabled; system oscillator enabled; system PLL enabled.

[10] WAKEUP pin pulled HIGH externally. An external pull-up resistor is required on the RESET pin for the Deep power-down mode.

- [11] Including voltage on outputs in 3-state mode.
- [12] 3-state outputs go into 3-state mode in Deep power-down mode.
- [13] Allowed as long as the current limit does not exceed the maximum current allowed by the device.

[14] To  $V_{\text{SS}}.$ 

[15] Includes external resistors of 33  $\Omega\pm$  1 % on USB\_DP and USB\_DM.

| Table 8. | Power consumption for individual analog and digital blocks |  |
|----------|------------------------------------------------------------|--|

|                                        | oonoum          |           | annadan  | analog and algital blocks                                                                                                                             |  |  |  |  |
|----------------------------------------|-----------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Peripheral                             | Typical :<br>mA | supply cu | rrent in | Notes                                                                                                                                                 |  |  |  |  |
|                                        | n/a             | 12 MHz    | 48 MHz   |                                                                                                                                                       |  |  |  |  |
| IRC                                    | 0.27            | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |  |  |
| System oscillator<br>at 12 MHz         | 0.22            | -         | -        | IRC running; PLL off; independent of main clock frequency.                                                                                            |  |  |  |  |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.004           | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |  |  |
| BOD                                    | 0.051           | -         | -        | Independent of main clock frequency.                                                                                                                  |  |  |  |  |
| Main PLL                               | -               | 0.21      | -        | -                                                                                                                                                     |  |  |  |  |
| ADC                                    | -               | 0.08      | 0.29     | -                                                                                                                                                     |  |  |  |  |
| CLKOUT                                 | -               | 0.12      | 0.47     | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                    |  |  |  |  |
| CT16B0                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |
| CT16B1                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |
| CT32B0                                 | -               | 0.02      | 0.07     | -                                                                                                                                                     |  |  |  |  |
| CT32B1                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |  |  |
| GPIO                                   | -               | 0.23      | 0.88     | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |  |  |
| IOCONFIG                               | -               | 0.03      | 0.10     | -                                                                                                                                                     |  |  |  |  |
| l <sup>2</sup> C                       | -               | 0.04      | 0.13     | -                                                                                                                                                     |  |  |  |  |
| ROM                                    | -               | 0.04      | 0.15     | -                                                                                                                                                     |  |  |  |  |
| SPI0                                   | -               | 0.12      | 0.45     | -                                                                                                                                                     |  |  |  |  |
| SPI1                                   | -               | 0.12      | 0.45     | -                                                                                                                                                     |  |  |  |  |
| UART                                   | -               | 0.22      | 0.82     | -                                                                                                                                                     |  |  |  |  |
| WWDT                                   | -               | 0.02      | 0.06     | Main clock selected as clock source for the WDT.                                                                                                      |  |  |  |  |
| USB                                    | -               | -         | 1.2      | -                                                                                                                                                     |  |  |  |  |

#### 32-bit ARM Cortex-M0 microcontroller

- [2] The typical frequency spread over processing and temperature (T<sub>amb</sub> =  $-40 \degree C$  to +85  $\degree C$ ) is ±40 %.
- [3] See the LPC11Uxx user manual.

### 10.4 I/O pins

#### Table 14. Dynamic characteristics: I/O pins<sup>[1]</sup>

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; 3.0 \text{ V} \le V_{DD} \le 3.6 \text{ V}.$ 

| Symbol         | Parameter | Conditions               | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------|-----|-----|-----|------|
| t <sub>r</sub> | rise time | pin configured as output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin configured as output | 2.5 | -   | 5.0 | ns   |

[1] Applies to standard port pins and RESET pin.

### 10.5 I<sup>2</sup>C-bus

#### Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins<sup>[1]</sup>

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C.$ 

| Symbol              | Parameter          |              | Conditions                  | Min                   | Max | Unit |
|---------------------|--------------------|--------------|-----------------------------|-----------------------|-----|------|
| f <sub>SCL</sub>    | SCL clock          |              | Standard-mode               | 0                     | 100 | kHz  |
|                     | frequency          |              | Fast-mode                   | 0                     | 400 | kHz  |
|                     |                    |              | Fast-mode Plus              | 0                     | 1   | MHz  |
| t <sub>f</sub>      | fall time          | [4][5][6][7] | of both SDA and SCL signals | -                     | 300 | ns   |
|                     |                    |              | Standard-mode               |                       |     |      |
|                     |                    |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |
|                     |                    |              | Fast-mode Plus              | -                     | 120 | ns   |
| t <sub>LOW</sub>    | LOW period of the  |              | Standard-mode               | 4.7                   | -   | μs   |
|                     | SCL clock          |              | Fast-mode                   | 1.3                   | -   | μs   |
|                     |                    |              | Fast-mode Plus              | 0.5                   | -   | μs   |
| t <sub>HIGH</sub>   | HIGH period of the |              | Standard-mode               | 4.0                   | -   | μs   |
|                     | SCL clock          |              | Fast-mode                   | 0.6                   | -   | μs   |
|                     |                    |              | Fast-mode Plus              | 0.26                  | -   | μs   |
| t <sub>HD;DAT</sub> | data hold time     | [3][4][8]    | Standard-mode               | 0                     | -   | μs   |
|                     |                    |              | Fast-mode                   | 0                     | -   | μs   |
|                     |                    |              | Fast-mode Plus              | 0                     | -   | μs   |
| t <sub>SU;DAT</sub> | data set-up time   | [9][10]      | Standard-mode               | 250                   | -   | ns   |
|                     |                    |              | Fast-mode                   | 100                   | -   | ns   |
|                     |                    |              | Fast-mode Plus              | 50                    | -   | ns   |

[1] See the I<sup>2</sup>C-bus specification UM10204 for details.

[2] Parameters are valid over operating temperature range unless otherwise specified.

- [3] tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.
- [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.
- [5]  $C_b$  = total capacitance of one bus line in pF.
- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.

### **NXP Semiconductors**

## LPC11U3x

- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode l<sup>2</sup>C-bus device can be used in a Standard-mode l<sup>2</sup>C-bus system but the requirement  $t_{SU;DAT} = 250$  ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line  $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$  ns (according to the Standard-mode l<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.





#### 32-bit ARM Cortex-M0 microcontroller

### 11.4 Standard I/O pad configuration

Figure 31 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input



#### 32-bit ARM Cortex-M0 microcontroller



Fig 36. Package outline TFBGA48 (SOT1155-2)

### **NXP Semiconductors**

# LPC11U3x



#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 18. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com